Invention Grant
US09478273B2 Low resistance bitline and sourceline apparatus for improving read and write operations of a nonvolatile memory
有权
用于改善非易失性存储器的读和写操作的低电阻位线和源极线设备
- Patent Title: Low resistance bitline and sourceline apparatus for improving read and write operations of a nonvolatile memory
- Patent Title (中): 用于改善非易失性存储器的读和写操作的低电阻位线和源极线设备
-
Application No.: US14129506Application Date: 2013-10-31
-
Publication No.: US09478273B2Publication Date: 2016-10-25
- Inventor: Cyrille Dray , Blake C. Lin , Fatih Hamzaoglu , Liqiong Wei , Yih Wang
- Applicant: Cyrille Dray , Blake C. Lin , Fatih Hamzaoglu , Liqiong Wei , Yih Wang
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Blakely, Sokoloff, Taylor & Zafman LLP
- International Application: PCT/US2013/067892 WO 20131031
- International Announcement: WO2015/065462 WO 20150507
- Main IPC: G11C11/16
- IPC: G11C11/16

Abstract:
Described is an apparatus for improving read and write margins. The apparatus comprises: a sourceline; a first bitline; a column of resistive memory cells, each resistive memory cell of the column coupled at one end to the sourceline and coupled to the first bitline at another end; and a second bitline in parallel to the first bitline, the second bitline to decouple read and write operations on the bitline for the resistive memory cell. Described is also an apparatus which comprises: a sourceline; a bitline; a column of resistive memory cells, each resistive memory cell in the column coupled at one end to the sourceline and coupled to the bitline at another end; and sourceline write drivers coupled to the bitline and the sourceline, wherein the sourceline write drivers are distributed along the column of resistive memory cells.
Public/Granted literature
Information query