Invention Grant
US09507409B2 Transition rate controlled bus driver circuit with reduced load sensitivity
有权
转换速率控制总线驱动电路,降低负载灵敏度
- Patent Title: Transition rate controlled bus driver circuit with reduced load sensitivity
- Patent Title (中): 转换速率控制总线驱动电路,降低负载灵敏度
-
Application No.: US13923339Application Date: 2013-06-20
-
Publication No.: US09507409B2Publication Date: 2016-11-29
- Inventor: Joel Martin Halbert , Vinay Agarwal
- Applicant: TEXAS INSTRUMENTS INCORPORATED
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Gregory J. Albin; Frank D. Cimino
- Main IPC: G06F13/14
- IPC: G06F13/14 ; G06F1/32 ; G06F13/38

Abstract:
A bus driver circuit (FIG. 2) is disclosed. The circuit includes a signal lead of a bus (200) and a reference terminal (Vss). A first transistor (MN0) has a first control terminal and has a first current path coupled to the reference terminal. A second transistor (MN1) has a second control terminal coupled to the first control terminal and has a second current path coupled between the signal lead and the reference terminal. A third transistor (MP0) is arranged to provide a first current through the first current path when the signal lead is in a first logic state (high). A fourth transistor (MP1) is arranged to apply a voltage to the second control terminal when the signal lead is in a second logic state (low).
Public/Granted literature
- US20140380065A1 TRANSITION RATE CONTROLLED BUS DRIVER CIRCUIT WITH REDUCED LOAD SENSITIVITY Public/Granted day:2014-12-25
Information query