Invention Grant
- Patent Title: Frequency multiplier for a phase-locked loop
- Patent Title (中): 锁相环的倍频器
-
Application No.: US14871202Application Date: 2015-09-30
-
Publication No.: US09553714B2Publication Date: 2017-01-24
- Inventor: Fazil Ahmad , Pin-En Su , William Huff , Greg Unruh
- Applicant: Broadcom Corporation
- Applicant Address: US CA Irvine
- Assignee: Broadcom Corporation
- Current Assignee: Broadcom Corporation
- Current Assignee Address: US CA Irvine
- Agency: Sterne, Kessler, Goldstein & Fox P.L.L.C.
- Main IPC: H03L7/06
- IPC: H03L7/06 ; H04L7/00 ; H04L7/033 ; H03L7/099 ; H03L7/085 ; H03L7/18

Abstract:
The problem with duty-cycle correction circuits used by conventional frequency doublers is that they typically analog solutions, such as variable delay lines with long chains of inverters or buffers, that directly adjust the reference signal used by a phase-locked loop (PLL). These solutions can considerably increase the noise (e.g., thermal noise and supply noise) of the reference signal, as well as the overall power consumption and cost of the PLL. Rather than directly correct the duty-cycle of the reference signal, the present disclosure is directed to an apparatus and method for measuring the period error between adjacent cycles of a frequency doubled reference signal in terms of cycles of the output signal generated by the PLL (or some other higher frequency signal) and adjusting the division factor of the PLL frequency divider to compensate for the measured period error.
Public/Granted literature
- US20160380752A1 Frequency Multiplier for a Phase-Locked Loop Public/Granted day:2016-12-29
Information query