Invention Grant
- Patent Title: Integrated structures and methods of forming vertically-stacked memory cells
-
Application No.: US15472052Application Date: 2017-03-28
-
Publication No.: US09899413B2Publication Date: 2018-02-20
- Inventor: Jie Sun , Fatma Arzum Simsek-Ege
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Wells St. John P.S.
- Main IPC: H01L29/76
- IPC: H01L29/76 ; H01L27/11582 ; H01L27/11524 ; H01L27/11556 ; H01L27/1157 ; H01L23/522 ; H01L23/528 ; H01L23/532 ; H01L21/02 ; H01L21/28 ; H01L21/768

Abstract:
Some embodiments include an integrated structure having a stack of alternating dielectric levels and conductive levels, vertically-stacked memory cells within the conductive levels, an insulative material over the stack and a select gate material over the insulative material. An opening extends through the select gate material, through the insulative material, and through the stack of alternating dielectric and conductive levels. A first region of the opening within the insulative material is wider along a cross-section than a second region of the opening within the select gate material, and is wider along the cross-section than a third region of the opening within the stack of alternating dielectric levels and conductive levels. Channel material is within the opening and adjacent the insulative material, the select gate material and the memory cells. Some embodiments include methods of forming vertically-stacked memory cells.
Public/Granted literature
- US20170200737A1 Integrated Structures and Methods of Forming Vertically-Stacked Memory Cells Public/Granted day:2017-07-13
Information query
IPC分类: