Invention Grant
- Patent Title: Architecture for CMOS under array
-
Application No.: US15439858Application Date: 2017-02-22
-
Publication No.: US09922716B2Publication Date: 2018-03-20
- Inventor: Chia-Lin Hsiung , Yanbin An , Alexander Chu , Fumiaki Toyama
- Applicant: SANDISK TECHNOLOGIES LLC
- Applicant Address: US TX Plano
- Assignee: SANDISK TECHNOLOGIES LLC
- Current Assignee: SANDISK TECHNOLOGIES LLC
- Current Assignee Address: US TX Plano
- Agency: Vierra Magen Marcus LLP
- Main IPC: G11C16/00
- IPC: G11C16/00 ; G11C16/26 ; G11C16/04 ; G11C16/08 ; G11C16/10 ; G11C16/34

Abstract:
Systems and methods for reducing the area and improving the performance of a non-volatile memory array are described. The non-volatile memory array may comprise a 3D NAND memory array that includes vertical NAND strings that are arranged orthogonal to a substrate. A vertical NAND string may include floating gate memory cell transistors or charge trap memory cell transistors. Sensing circuitry for sensing the programmed data states of memory cell transistors within the vertical NAND strings may be positioned underneath the 3D NAND memory array and connections from bit lines positioned above the 3D NAND memory array may be made using vertical connections extending though the 3D NAND memory array or through memory breaks within the 3D NAND memory array.
Public/Granted literature
- US20170309339A1 ARCHITECTURE FOR CMOS UNDER ARRAY Public/Granted day:2017-10-26
Information query