Invention Grant
- Patent Title: SOI-MOSFET gate insulation layer with different thickness
-
Application No.: US14982459Application Date: 2015-12-29
-
Publication No.: US09978849B2Publication Date: 2018-05-22
- Inventor: Michel J. Abou-Khalil , Alan Bernard Botula , Blaine Jeffrey Gross , Mark David Jaffe , Alvin Joseph , Richard A. Phelps , Steven M. Shank , James Albert Slinkman
- Applicant: GLOBALFOUNDRIES INC.
- Applicant Address: KY Grand Cayman
- Assignee: GLOBALFOUNDRIES INC.
- Current Assignee: GLOBALFOUNDRIES INC.
- Current Assignee Address: KY Grand Cayman
- Agency: Gibb & Riley, LLC
- Agent Michael J. LeStrange, Esq.
- Main IPC: H01L29/423
- IPC: H01L29/423 ; H01L29/06 ; H01L29/78 ; H01L29/66 ; H01L21/28

Abstract:
Methods form transistor structures that include, among other components, a substrate having an active region bordered by an isolation region, a gate insulator on the substrate, and a gate conductor on the gate insulator. First and second sections of the gate conductor are within the active region of the substrate, while a third section is in the isolation region of the substrate. The second section of the gate conductor tapers from the width of the first section to the width of the wider third section. The first section and the second section of the gate conductor have undercut regions where the corner of the gate conductor contacts the substrate. The third section of the gate conductor lacks the undercut regions. The gate insulator is relatively thicker in the undercut regions and is relatively thinner where the corner of the gate conductor lacks the undercut regions in the isolation region.
Public/Granted literature
- US20170186845A1 TRANSISTOR USING SELECTIVE UNDERCUT AT GATE CONDUCTOR AND GATE INSULATOR CORNER Public/Granted day:2017-06-29
Information query
IPC分类: