Invention Application
- Patent Title: THREE-DIMENSIONAL MEMORY DEVICE CONTAINING LOW RESISTANCE SOURCE-LEVEL CONTACT AND METHOD OF MAKING THEREOF
-
Application No.: PCT/US2020/067147Application Date: 2020-12-28
-
Publication No.: WO2021262236A1Publication Date: 2021-12-30
- Inventor: SHARANGPANI, Rahul , MAKALA, Raghuveer S. , ZHOU, Fei , RAJASHEKHAR, Adarsh
- Applicant: SANDISK TECHNOLOGIES LLC
- Applicant Address: 5080 Spectrum Drive
- Assignee: SANDISK TECHNOLOGIES LLC
- Current Assignee: SANDISK TECHNOLOGIES LLC
- Current Assignee Address: 5080 Spectrum Drive
- Agency: RADOMSKY, Leon et al.
- Priority: US16/910,752 2020-06-24
- Main IPC: H01L21/768
- IPC: H01L21/768 ; H01L27/11556 ; H01L23/532 ; H01L27/11524 ; H01L21/28 ; H01L23/522 ; H01L27/11519 ; H01L27/11565 ; H01L27/1157 ; H01L27/11582
Abstract:
A source-level sacrificial layer and an alternating stack of insulating layers and spacer material layers are formed over a substrate. The spacer material layers are formed as, or are subsequently replaced with, electrically conductive layers. Memory openings are formed through the alternating stack and the source-level sacrificial layer, and memory opening fill structures are formed. A source cavity is formed by removing the source-level sacrificial layer, and exposing an outer sidewall of each vertical semiconductor channel in the memory opening fill structures. A metal-containing layer is deposited on physically exposed surfaces of the vertical semiconductor channel and the vertical semiconductor channel is crystallized using metal-induced lateral crystallization. Alternatively or additionally, cylindrical metal-semiconductor alloy regions can be formed around the vertical semiconductor channels to reduce contact resistance. A source contact layer can be formed in the source cavity.
Information query
IPC分类: