-
公开(公告)号:EP1306852B1
公开(公告)日:2006-09-06
申请号:EP02078984.8
申请日:2002-09-27
发明人: Casagrande, Giulio , Lowrey, Tyler , Bez, Roberto , Wicker, Guy , Spall, Edward , Hudgens, Stephen , Czubatyj, Wolodymyr
CPC分类号: G11C11/56 , G11C11/5678 , G11C13/0004 , G11C2213/72
-
公开(公告)号:EP1306852A2
公开(公告)日:2003-05-02
申请号:EP02078984.8
申请日:2002-09-27
发明人: Casagrande, Giulio , Lowrey, Tyler , Bez, Roberto , Wicker, Guy , Spall, Edward , Hudgens, Stephen , Czubatyj, Wolodymyr
IPC分类号: G11C11/34
CPC分类号: G11C11/56 , G11C11/5678 , G11C13/0004 , G11C2213/72
摘要: A memory device (100) including a plurality of memory cells (M h,k ), a plurality of insulated first regions (220 h ) of a first type of conductivity formed in a chip of semiconductor material (203), at least one second region (230 k ) of a second type of conductivity formed in each first region, a junction between each second region and the corresponding first region defining a unidirectional conduction access element (D h,k ) for selecting a corresponding memory cell connected to the second region when forward biased, and at least one contact (225 h ) for contacting each first region; a plurality of access elements are formed in each first region, the access elements being grouped into at least one sub-set consisting of a plurality of adjacent access elements (D h,k ,D h,k+1 ) without interposition of any contact, and the memory device further includes means (110c,113,125) for forward biasing the access elements of each sub-set simultaneously.
摘要翻译: 一种存储器件(100),包括多个存储器单元(Mh,k),在半导体材料(203)的芯片中形成的具有第一导电类型的多个绝缘第一区域(220h),至少一个第二区域 在每个第一区域中形成的第二导电类型的第二区域,每个第二区域和对应的第一区域之间的接点限定单向导通入元件(D h,k),用于当正向偏置时选择连接到第二区域的相应存储单元 以及用于接触每个第一区域的至少一个触点(225h) 在每个第一区域中形成多个存取元件,所述存取元件在不插入任何接触的情况下被分组成至少一个由多个相邻存取元件(Dh,k,Dh,k + 1)组成的子集,以及 该存储设备还包括用于同时正向偏置每个子集的访问元件的装置(110c,113,125)。
-
公开(公告)号:EP1306852A3
公开(公告)日:2004-03-10
申请号:EP02078984.8
申请日:2002-09-27
发明人: Casagrande, Giulio , Lowrey, Tyler , Bez, Roberto , Wicker, Guy , Spall, Edward , Hudgens, Stephen , Czubatyj, Wolodymyr
CPC分类号: G11C11/56 , G11C11/5678 , G11C13/0004 , G11C2213/72
摘要: A memory device (100) including a plurality of memory cells (M h,k ), a plurality of insulated first regions (220 h ) of a first type of conductivity formed in a chip of semiconductor material (203), at least one second region (230 k ) of a second type of conductivity formed in each first region, a junction between each second region and the corresponding first region defining a unidirectional conduction access element (D h,k ) for selecting a corresponding memory cell connected to the second region when forward biased, and at least one contact (225 h ) for contacting each first region; a plurality of access elements are formed in each first region, the access elements being grouped into at least one sub-set consisting of a plurality of adjacent access elements (D h,k ,D h,k+1 ) without interposition of any contact, and the memory device further includes means (110c,113,125) for forward biasing the access elements of each sub-set simultaneously.
-
-