-
公开(公告)号:US10741556B2
公开(公告)日:2020-08-11
申请号:US15719014
申请日:2017-09-28
Applicant: GLOBALFOUNDRIES Inc.
Inventor: George R. Mulfinger , Lakshmanan H. Vanamurthy , Scott Beasor , Timothy J. McArdle , Judson R. Holt , Hao Zhang
IPC: H01L27/092 , H01L29/08 , H01L21/8238 , H01L29/78 , H01L29/165 , H01L21/02 , H01L29/167 , H01L21/285 , H01L29/66 , H01L21/265 , H01L29/45 , H01L23/485 , H01L21/768 , H01L29/417
Abstract: A method for forming a self-aligned sacrificial epitaxial cap for trench silicide and the resulting device are provided. Embodiments include a Si fin formed in a PFET region; a pair of Si fins formed in a NFET region; epitaxial S/D regions formed on ends of the Si fins; a replacement metal gate formed over the Si fins in the PFET and NFET regions; metal silicide trenches formed over the epitaxial S/D regions in the PFET and NEFT regions; a metal layer formed over top surfaces of the S/D region in the PFET region and top and bottom surfaces of the S/D regions in the NFET region, wherein the epitaxial S/D regions in the PFET and NFET regions are diamond shaped in cross-sectional view.
-
公开(公告)号:US09812453B1
公开(公告)日:2017-11-07
申请号:US15431334
申请日:2017-02-13
Applicant: GLOBALFOUNDRIES Inc.
Inventor: George R. Mulfinger , Lakshmanan H. Vanamurthy , Scott Beasor , Timothy J. McArdle , Judson R. Holt , Hao Zhang
IPC: H01L27/092 , H01L21/8238 , H01L21/265 , H01L21/285 , H01L21/02 , H01L29/66 , H01L29/45 , H01L29/167 , H01L29/165 , H01L29/78 , H01L29/08
CPC classification number: H01L27/0924 , H01L21/02532 , H01L21/26513 , H01L21/28518 , H01L21/823814 , H01L21/823821 , H01L21/823828 , H01L21/823871 , H01L29/0847 , H01L29/165 , H01L29/167 , H01L29/456 , H01L29/665 , H01L29/6653 , H01L29/66545 , H01L29/7848
Abstract: A method for forming a self-aligned sacrificial epitaxial cap for trench silicide and the resulting device are provided. Embodiments include forming a Si fin in a PFET region and a pair of Si fins in a NFET region; forming epitaxial S/D regions; forming a spacer over the S/D region in the PFET region; forming a sacrificial cap over the S/D regions in the NFET region, merging the pair of Si fins; removing the spacer from the S/D region in the PFET region; forming silicide trenches over the S/D regions in the PFET and NEFT regions; implanting dopant into the S/D region in the PFET region while the sacrificial cap protects the S/D regions in the NFET region; removing the sacrificial cap; and forming a metal layer over top surfaces of the S/D region in the PFET region and top and bottom surfaces of the S/D regions in the NFET region.
-
公开(公告)号:US20130270656A1
公开(公告)日:2013-10-17
申请号:US13744601
申请日:2013-01-18
Applicant: GLOBALFOUNDRIES INC.
Inventor: Dina Triyoso , Hao Zhang
IPC: H01L29/78
CPC classification number: H01L29/78 , H01L21/32139 , H01L29/4966 , H01L29/517 , H01L29/66545 , H01L29/7833
Abstract: The present disclosure is generally directed to various replacement gate structures for semiconductor devices. One illustrative gate structure disclosed herein includes, among other things, a gate insulation layer and a layer of gate electrode material with a substantially horizontal portion having a first thickness and a substantially vertical portion having a second thickness that is less than the first thickness. Furthermore, the substantially horizontal portion of the layer of gate electrode material is positioned adjacent to a bottom of the replacement gate structure and above at least a portion of the gate insulation layer, and the substantially vertical portion is positioned adjacent to sidewalls of the replacement gate structure.
Abstract translation: 本公开一般涉及用于半导体器件的各种替代栅极结构。 本文公开的一种说明性的栅极结构尤其包括栅极绝缘层和栅极电极材料层,其具有基本上水平的部分,具有第一厚度和具有小于第一厚度的第二厚度的基本上垂直的部分。 此外,栅极电极材料层的基本上水平的部分位于邻近替换栅极结构的底部并且位于栅极绝缘层的至少一部分上方,并且基本上垂直的部分邻近置换栅极的侧壁定位 结构体。
-
-