-
公开(公告)号:US10347543B2
公开(公告)日:2019-07-09
申请号:US15810557
申请日:2017-11-13
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Peter Baars , Rick Carter , Vikrant Chauhan , George Jonathan Kluth , Anurag Mittal , David Pritchard , Mahbub Rashed
IPC: H01L21/8238 , H01L27/092 , H01L29/417 , H01L27/12 , H01L29/49
Abstract: A method of forming contacts includes forming a plurality of transistor devices separated by shallow trench insulator regions, the transistor devices each comprising a semiconductor substrate, a buried insulator layer on the semiconductor bulk substrate, a semiconductor layer on the buried insulator layer, a high-k metal gate stack on the semiconductor layer and a gate electrode above the high-k metal gate stack, raised source/drain regions on the semiconductor layer, and a silicide contact layer above the raised source/drain regions and the gate electrode, providing an interlayer dielectric stack on the silicide contact layer and planarizing the interlayer dielectric stack, patterning a plurality of contacts through the interlayer dielectric stack onto the raised source/drain regions, and, for at least some of the contacts, patterning laterally extended contact regions above the contacts, the laterally extended contact regions extending over shallow trench insulator regions neighboring the corresponding raised source/drain regions.
-
公开(公告)号:US20190148245A1
公开(公告)日:2019-05-16
申请号:US15810557
申请日:2017-11-13
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Peter Baars , Rick Carter , Vikrant Chauhan , George Jonathan Kluth , Anurag Mittal , David Pritchard , Mahbub Rashed
IPC: H01L21/8238 , H01L27/092 , H01L29/417 , H01L27/12 , H01L29/49
CPC classification number: H01L21/823871 , H01L21/823814 , H01L21/823878 , H01L27/0922 , H01L27/1203 , H01L27/1207 , H01L29/41783 , H01L29/4941 , H01L2924/0002
Abstract: A method of forming contacts includes forming a plurality of transistor devices separated by shallow trench insulator regions, the transistor devices each comprising a semiconductor substrate, a buried insulator layer on the semiconductor bulk substrate, a semiconductor layer on the buried insulator layer, a high-k metal gate stack on the semiconductor layer and a gate electrode above the high-k metal gate stack, raised source/drain regions on the semiconductor layer, and a silicide contact layer above the raised source/drain regions and the gate electrode, providing an interlayer dielectric stack on the silicide contact layer and planarizing the interlayer dielectric stack, patterning a plurality of contacts through the interlayer dielectric stack onto the raised source/drain regions, and, for at least some of the contacts, patterning laterally extended contact regions above the contacts, the laterally extended contact regions extending over shallow trench insulator regions neighboring the corresponding raised source/drain regions.
-