-
公开(公告)号:US20230395607A1
公开(公告)日:2023-12-07
申请号:US17830830
申请日:2022-06-02
Applicant: GlobalFoundries U.S. Inc.
Inventor: Peter Baars , Viorel Ontalus , Ketankumar H. Tailor , Michael Zier , Crystal R. Kenney , Judson Holt
CPC classification number: H01L27/1207 , H01L21/84 , H01L29/66242
Abstract: Structures including a vertical heterojunction bipolar transistor and methods of forming a structure including a vertical heterojunction bipolar transistor. The structure comprises a semiconductor substrate including a trench, a first semiconductor layer including a portion adjacent to the trench, a dielectric layer between the first semiconductor layer and the semiconductor substrate, and a second semiconductor layer in the trench. The dielectric layer has an interface with the first semiconductor layer, and the second semiconductor layer includes a portion that is recessed relative to the interface. The structure further comprises a vertical heterojunction bipolar transistor including a collector in the portion of the second semiconductor layer.
-
公开(公告)号:US12113070B2
公开(公告)日:2024-10-08
申请号:US17830830
申请日:2022-06-02
Applicant: GlobalFoundries U.S. Inc.
Inventor: Peter Baars , Viorel Ontalus , Ketankumar H. Tailor , Michael Zier , Crystal R. Kenney , Judson Holt
CPC classification number: H01L27/1207 , H01L21/84 , H01L29/66242
Abstract: Structures including a vertical heterojunction bipolar transistor and methods of forming a structure including a vertical heterojunction bipolar transistor. The structure comprises a semiconductor substrate including a trench, a first semiconductor layer including a portion adjacent to the trench, a dielectric layer between the first semiconductor layer and the semiconductor substrate, and a second semiconductor layer in the trench. The dielectric layer has an interface with the first semiconductor layer, and the second semiconductor layer includes a portion that is recessed relative to the interface. The structure further comprises a vertical heterojunction bipolar transistor including a collector in the portion of the second semiconductor layer.
-