DIGITAL SYNTHESIZABLE LOW DROPOUT REGULATOR WITH ADAPTIVE GAIN
    1.
    发明申请
    DIGITAL SYNTHESIZABLE LOW DROPOUT REGULATOR WITH ADAPTIVE GAIN 审中-公开
    具有自适应增益的数字合成低压差型稳压器

    公开(公告)号:US20160246342A1

    公开(公告)日:2016-08-25

    申请号:US15025871

    申请日:2013-12-18

    CPC classification number: G06F1/26 G05F1/59

    Abstract: Described is a voltage regulator with adaptive gain, which comprises: a plurality of power-gate transistors controllable by a digital bus, the plurality of power-gate transistors operable to provide a first power supply to a load, and to receive a second power supply as input; an analog-to-digital converter (ADC) to receive the first power supply and to generate a digital output representative of the first power supply; and a controller to receive the digital output representative of the first power supply and to generate the digital bus for controlling the plurality of power-gate transistors such that a transfer function of the plurality of power-gate transistors is substantially linear over an operating range.

    Abstract translation: 描述了具有自适应增益的电压调节器,其包括:可由数字总线控制的多个功率门晶体管,所述多个功率栅极晶体管可操作以向负载提供第一电源,以及接收第二电源 作为输入; 模数转换器(ADC),用于接收第一电源并产生代表第一电源的数字输出; 以及控制器,用于接收代表第一电源的数字输出并产生用于控制多个功率门晶体管的数字总线,使得多个功率栅极晶体管的传递函数在工作范围内基本上是线性的。

    DIGITAL SYNTHESIZABLE LOW DROPOUT REGULATOR WITH ADAPTIVE GAIN

    公开(公告)号:US20190220074A1

    公开(公告)日:2019-07-18

    申请号:US16359810

    申请日:2019-03-20

    CPC classification number: G06F1/26 G05F1/59

    Abstract: Described is a voltage regulator with adaptive gain, which comprises: a plurality of power-gate transistors controllable by a digital bus, the plurality of power-gate transistors operable to provide a first power supply to a load, and to receive a second power supply as input; an analog-to-digital converter (ADC) to receive the first power supply and to generate a digital output representative of the first power supply; and a controller to receive the digital output representative of the first power supply and to generate the digital bus for controlling the plurality of power-gate transistors such that a transfer function of the plurality of power-gate transistors is substantially linear over an operating range.

    MULTIPLE VOLTAGE IDENTIFICATION (VID) POWER ARCHITECTURE, A DIGITAL SYNTHESIZABLE LOW DROPOUT REGULATOR, AND APPARATUS FOR IMPROVING RELIABILITY OF POWER GATES
    3.
    发明申请
    MULTIPLE VOLTAGE IDENTIFICATION (VID) POWER ARCHITECTURE, A DIGITAL SYNTHESIZABLE LOW DROPOUT REGULATOR, AND APPARATUS FOR IMPROVING RELIABILITY OF POWER GATES 审中-公开
    多电压识别(VID)电源结构,数字合成低压差稳压器,以及改善电网可靠性的设备

    公开(公告)号:US20170031411A1

    公开(公告)日:2017-02-02

    申请号:US15292067

    申请日:2016-10-12

    Abstract: Described is an apparatus comprising: first and second processing cores; and a PCU which is operable to: generate a first VID for an off-die regulator external to the apparatus, the first VID resulting in a first power supply for the first processing core; and generate a second VID different from the first VID, the second VID resulting in a second power supply for the second processing core. Described is an apparatus comprising: a plurality of power-gate transistors controllable by a digital bus, the plurality of power-gate transistors operable to provide a first power supply to a processing core, and to receive a second power supply as input; an ADC to receive the first power supply and to generate a digital output representative of the first power supply; and a controller to receive the digital output representative and to generate the digital bus for controlling the plurality of power-gate transistors.

    Abstract translation: 描述了一种装置,包括:第一和第二处理核; 以及PCU,其可操作用于:为所述装置外部的所述离线外调节器产生第一VID,所​​述第一VID导致所述第一处理核心的第一电源; 并产生与第一VID不同的第二VID,第二VID导致用于第二处理核的第二电源。 描述了一种装置,包括:由数字总线控制的多个功率门晶体管,所述多个功率栅晶体管可操作以向处理核提供第一电源,并接收作为输入的第二电源; ADC,用于接收第一电源并产生代表第一电源的数字输出; 以及控制器,用于接收数字输出代表并产生用于控制多个功率门晶体管的数字总线。

Patent Agency Ranking