MULTI-CHANNEL I2S TRANSMIT CONTROL SYSTEM AND METHOD
    2.
    发明申请
    MULTI-CHANNEL I2S TRANSMIT CONTROL SYSTEM AND METHOD 有权
    多通道I2S发射控制系统及方法

    公开(公告)号:US20160132440A1

    公开(公告)日:2016-05-12

    申请号:US14538133

    申请日:2014-11-11

    CPC classification number: G06F13/1673 G06F13/385 G06F13/4282 G06F13/4291

    Abstract: A serial peripheral interface is configurable to operate in a I2S transmission mode. The interface has a transmission unit connected with external pins for data, bit clock, and left/right clock signal, a first-in-first-out (FIFO) buffer with a plurality of memory lines, and a control unit operable to read data portions from two memory lines, to assemble them into a transmission word, and to forward the assembled transmission word to the transmission unit, wherein the transmission unit is configured to serially transmit the assembled transmission word through the external data pin.

    Abstract translation: 串行外设接口可配置为在I2S传输模式下工作。 接口具有与外部引脚连接的传输单元,用于数据,位时钟和左/右时钟信号,具有多条存储器线的先进先出(FIFO)缓冲器,以及可操作以读取数据的控制单元 来自两个存储器线的部分,以将它们组装成传输字,并将组装的传输字转发到传输单元,其中传输单元被配置为通过外部数据引脚串行传输组装的传输字。

    Flexible clocking for audio sample rate converter in a USB system
    3.
    发明授权
    Flexible clocking for audio sample rate converter in a USB system 有权
    适用于USB系统中音频采样率转换器的灵活时钟

    公开(公告)号:US09429980B2

    公开(公告)日:2016-08-30

    申请号:US14202517

    申请日:2014-03-10

    CPC classification number: G06F1/04 G06F1/10 H03H17/0642

    Abstract: A processor according to embodiments comprises an on-board sample rate converter for converting a source audio signal that is sampled at a first sampling rate to an output audio signal that is sampled at a second sampling rate. The sample rate converter utilizes a master clock signal in converting the audio signal. The sample rate converter selects the master clock signal from available reference clock signals, such as an on-chip system clock or a bus interface clock, and scales the frequency of the selected clock signal to generate the master clock signal with the frequency of the second sampling rate.

    Abstract translation: 根据实施例的处理器包括板载采样率转换器,用于将以第一采样率采样的源音频信号转换为以第二采样率采样的输出音频信号。 采样率转换器利用主时钟信号来转换音频信号。 采样率转换器从可用的参考时钟信号(例如片上系统时钟或总线接口时钟)中选择主时钟信号,并且缩放所选择的时钟信号的频率,以产生具有第二频率的主时钟信号 采样率。

    Flexible Clocking for Audio Sample Rate Converter in a USB System
    4.
    发明申请
    Flexible Clocking for Audio Sample Rate Converter in a USB System 有权
    USB系统中音频采样率转换器的灵活时钟

    公开(公告)号:US20140270253A1

    公开(公告)日:2014-09-18

    申请号:US14202517

    申请日:2014-03-10

    CPC classification number: G06F1/04 G06F1/10 H03H17/0642

    Abstract: A processor according to embodiments comprises an on-board sample rate converter for converting a source audio signal that is sampled at a first sampling rate to an output audio signal that is sampled at a second sampling rate. The sample rate converter utilizes a master clock signal in converting the audio signal. The sample rate converter selects the master clock signal from available reference clock signals, such as an on-chip system clock or a bus interface clock, and scales the frequency of the selected clock signal to generate the master clock signal with the frequency of the second sampling rate.

    Abstract translation: 根据实施例的处理器包括板载采样率转换器,用于将以第一采样率采样的源音频信号转换为以第二采样率采样的输出音频信号。 采样率转换器利用主时钟信号来转换音频信号。 采样率转换器从可用的参考时钟信号(例如片上系统时钟或总线接口时钟)中选择主时钟信号,并且缩放所选时钟信号的频率,以产生具有第二频率的主时钟信号 采样率。

Patent Agency Ranking