Quad flat no lead package and method of making

    公开(公告)号:US10665475B2

    公开(公告)日:2020-05-26

    申请号:US14301942

    申请日:2014-06-11

    Abstract: A quad flat no lead (“QFN”) package that includes a die having an active side positioned substantially in a first plane and a backside positioned substantially in a second plane parallel to the first plane; a plurality of separate conductive pads each having a first side positioned substantially in the first plane and a second side positioned substantially in the second plane; and mold compound positioned between the first and second planes in voids between the conductive pads and the dies. Also a method of producing a plurality of QFN packages includes forming a strip of plastic material having embedded therein a plurality of dies and a plurality of conductive pads that are wire bonded to the dies and singulating the strip into a plurality of QFN packages by cutting through only the plastic material.

    Quad Flat No Lead Package And Method Of Making

    公开(公告)号:US20200251352A1

    公开(公告)日:2020-08-06

    申请号:US16853186

    申请日:2020-04-20

    Abstract: A quad flat no lead (“QFN”) package that includes a die having an active side positioned substantially in a first plane and a backside positioned substantially in a second plane parallel to the first plane; a plurality of separate conductive pads each having a first side positioned substantially in the first plane and a second side positioned substantially in the second plane; and mold compound positioned between the first and second planes in voids between the conductive pads and the dies. Also a method of producing a plurality of QFN packages includes forming a strip of plastic material having embedded therein a plurality of dies and a plurality of conductive pads that are wire bonded to the dies and singulating the strip into a plurality of QFN packages by cutting through only the plastic material.

    Quad Flat No Lead Package And Method Of Making
    5.
    发明申请
    Quad Flat No Lead Package And Method Of Making 审中-公开
    四边形无铅封装及制作方法

    公开(公告)号:US20150364373A1

    公开(公告)日:2015-12-17

    申请号:US14301942

    申请日:2014-06-11

    Abstract: A quad flat no lead (“QFN”) package that includes a die having an active side positioned substantially in a first plane and a backside positioned substantially in a second plane parallel to the first plane; a plurality of separate conductive pads each having a first side positioned substantially in the first plane and a second side positioned substantially in the second plane; and mold compound positioned between the first and second planes in voids between the conductive pads and the dies. Also a method of producing a plurality of QFN packages includes forming a strip of plastic material having embedded therein a plurality of dies and a plurality of conductive pads that are wire bonded to the dies and singulating the strip into a plurality of QFN packages by cutting through only the plastic material.

    Abstract translation: 一种四边形扁平无铅(“QFN”)封装,其包括具有基本上位于第一平面中的有源侧的管芯和基本上位于平行于第一平面的第二平面中的背面; 多个单独的导电焊盘,其各自具有基本位于所述第一平面中的第一侧和基本位于所述第二平面中的第二侧; 以及位于导电垫和模具之间的空隙中的第一和第二平面之间的模具复合体。 另外,制造多个QFN封装的方法包括:形成嵌入有多个管芯的塑料材料条和多个导线焊盘,所述多个导体焊盘被引线接合到管芯上,并通过切割将所述条带分割成多个QFN封装 只有塑料材质。

    Semiconductor die singulation
    9.
    发明授权

    公开(公告)号:US10658240B1

    公开(公告)日:2020-05-19

    申请号:US16291995

    申请日:2019-03-04

    Abstract: In a described example, a method includes: forming stress induced dislocations along scribe lanes between semiconductor dies on a semiconductor wafer using a laser; mounting a first side of the semiconductor wafer on the first side of a first dicing tape; removing a backgrinding tape from the semiconductor wafer; attaching a second dicing tape to a second side of the semiconductor wafer opposite the first side, the second dicing tape adhering to portions of the first dicing tape that are spaced from the semiconductor wafer, forming a dual taped wafer dicing assembly; separating the semiconductor dies by stretching the first dicing tape and stretching the second dicing tape; removing the second dicing tape from the semiconductor dies; and removing the semiconductor dies from the first dicing tape.

Patent Agency Ranking