-
公开(公告)号:US20240387180A1
公开(公告)日:2024-11-21
申请号:US18787131
申请日:2024-07-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Meng-Han Chou , Kuan-Yu Yeh , Wei-Yip Loh , Hung-Hsu Chen , Su-Hao Liu , Liang-Yin Chen , Huicheng Chang , Yee-Chia Yeo
IPC: H01L21/285 , H01L21/02 , H01L21/311 , H01L21/3115 , H01L21/768 , H01L29/45
Abstract: The present disclosure provides a method to enlarge the process window for forming a source/drain contact. The method may include receiving a workpiece that includes a source/drain feature exposed in a source/drain opening defined between two gate structures, conformally depositing a dielectric layer over sidewalls of the source/drain opening and a top surface of the source/drain feature, anisotropically etching the dielectric layer to expose the source/drain feature, performing an implantation process to the dielectric layer, and after the performing of the implantation process, performing a pre-clean process to the workpiece. The implantation process includes a non-zero tilt angle.
-
公开(公告)号:US11742210B2
公开(公告)日:2023-08-29
申请号:US17231670
申请日:2021-04-15
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Meng-Han Chou , Kuan-Yu Yeh , Wei-Yip Loh , Hung-Hsu Chen , Su-Hao Liu , Liang-Yin Chen , Huicheng Chang , Yee-Chia Yeo
IPC: H01L21/285 , H01L21/02 , H01L21/3115 , H01L29/45 , H01L21/768 , H01L21/311
CPC classification number: H01L21/28518 , H01L21/02063 , H01L21/31111 , H01L21/31155 , H01L21/76805 , H01L21/76814 , H01L21/76895 , H01L29/45
Abstract: The present disclosure provides a method to enlarge the process window for forming a source/drain contact. The method may include receiving a workpiece that includes a source/drain feature exposed in a source/drain opening defined between two gate structures, conformally depositing a dielectric layer over sidewalls of the source/drain opening and a top surface of the source/drain feature, anisotropically etching the dielectric layer to expose the source/drain feature, performing an implantation process to the dielectric layer, and after the performing of the implantation process, performing a pre-clean process to the workpiece. The implantation process includes a non-zero tilt angle.
-
3.
公开(公告)号:US10700177B2
公开(公告)日:2020-06-30
申请号:US15964352
申请日:2018-04-27
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Min-Hsiu Hung , Yi-Hsiang Chao , Kuan-Yu Yeh , Kan-Ju Lin , Chun-Wen Nieh , Huang-Yi Huang , Chih-Wei Chang , Ching-Hwanq Su
IPC: H01L29/45 , H01L21/768 , H01L29/66 , H01L29/417 , H01L29/78 , H01L21/3213 , H01L21/3205 , H01L21/321 , H01L21/306 , H01L29/08
Abstract: A method for forming a semiconductor device structure is provided. The method includes providing a semiconductor substrate including a conductive region made of silicon, germanium or a combination thereof. The method also includes forming an insulating layer over the semiconductor substrate and forming an opening in the insulating layer to expose the conductive region. The method also includes performing a deposition process to form a metal layer over a sidewall and a bottom of the opening, so that a metal silicide or germanide layer is formed on the exposed conductive region by the deposition process. The method also includes performing a first in-situ etching process to etch at least a portion of the metal layer and forming a fill metal material layer in the opening.
-
4.
公开(公告)号:US11222818B2
公开(公告)日:2022-01-11
申请号:US16034843
申请日:2018-07-13
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Yi-Hsiang Chao , Min-Hsiu Hung , Chun-Wen Nieh , Ya-Huei Li , Yu-Hsiang Liao , Li-Wei Chu , Kan-Ju Lin , Kuan-Yu Yeh , Chi-Hung Chuang , Chih-Wei Chang , Ching-Hwanq Su , Hung-Yi Huang , Ming-Hsing Tsai
IPC: H01L23/00 , H01L21/768 , H01L29/78 , H01L29/08 , H01L29/06 , H01L29/45 , H01L21/324 , H01L29/66 , H01L21/285 , H01L21/265 , H01L23/535
Abstract: A method for forming a semiconductor device structure is provided. The method includes forming a fin structure over a semiconductor substrate and forming a gate stack over the fin structure. The method also includes forming an epitaxial structure over the fin structure, and the epitaxial structure is adjacent to the gate stack. The method further includes forming a dielectric layer over the epitaxial structure and forming an opening in the dielectric layer to expose the epitaxial structure. In addition, the method includes applying a metal-containing material on the epitaxial structure while the epitaxial structure is heated so that a portion of the epitaxial structure is transformed to form a metal-semiconductor compound region.
-
公开(公告)号:US20210407808A1
公开(公告)日:2021-12-30
申请号:US17231670
申请日:2021-04-15
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Meng-Han Chou , Kuan-Yu Yeh , Wei-Yip Loh , Hung-Hsu Chen , Su-Hao Liu , Liang-Yin Chen , Huicheng Chang , Yee-Chia Yeo
IPC: H01L21/285 , H01L21/02 , H01L21/3115 , H01L21/311 , H01L21/768 , H01L29/45
Abstract: The present disclosure provides a method to enlarge the process window for forming a source/drain contact. The method may include receiving a workpiece that includes a source/drain feature exposed in a source/drain opening defined between two gate structures, conformally depositing a dielectric layer over sidewalls of the source/drain opening and a top surface of the source/drain feature, anisotropically etching the dielectric layer to expose the source/drain feature, performing an implantation process to the dielectric layer, and after the performing of the implantation process, performing a pre-clean process to the workpiece. The implantation process includes a non-zero tilt angle.
-
公开(公告)号:US12300496B2
公开(公告)日:2025-05-13
申请号:US18359735
申请日:2023-07-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Meng-Han Chou , Kuan-Yu Yeh , Wei-Yip Loh , Hung-Hsu Chen , Su-Hao Liu , Liang-Yin Chen , Huicheng Chang , Yee-Chia Yeo
IPC: H01L21/285 , H01L21/02 , H01L21/311 , H01L21/3115 , H01L21/768 , H10D64/62
Abstract: The present disclosure provides a method to enlarge the process window for forming a source/drain contact. The method may include receiving a workpiece that includes a source/drain feature exposed in a source/drain opening defined between two gate structures, conformally depositing a dielectric layer over sidewalls of the source/drain opening and a top surface of the source/drain feature, anisotropically etching the dielectric layer to expose the source/drain feature, performing an implantation process to the dielectric layer, and after the performing of the implantation process, performing a pre-clean process to the workpiece. The implantation process includes a non-zero tilt angle.
-
公开(公告)号:US20230369055A1
公开(公告)日:2023-11-16
申请号:US18359735
申请日:2023-07-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Meng-Han Chou , Kuan-Yu Yeh , Wei-Yip Loh , Hung-Hsu Chen , Su-Hao Liu , Liang-Yin Chen , Huicheng Chang , Yee-Chia Yeo
IPC: H01L21/285 , H01L29/45 , H01L21/768 , H01L21/02 , H01L21/3115 , H01L21/311
CPC classification number: H01L21/28518 , H01L29/45 , H01L21/76814 , H01L21/02063 , H01L21/76895 , H01L21/31155 , H01L21/31111 , H01L21/76805
Abstract: The present disclosure provides a method to enlarge the process window for forming a source/drain contact. The method may include receiving a workpiece that includes a source/drain feature exposed in a source/drain opening defined between two gate structures, conformally depositing a dielectric layer over sidewalls of the source/drain opening and a top surface of the source/drain feature, anisotropically etching the dielectric layer to expose the source/drain feature, performing an implantation process to the dielectric layer, and after the performing of the implantation process, performing a pre-clean process to the workpiece. The implantation process includes a non-zero tilt angle.
-
公开(公告)号:US11011611B2
公开(公告)日:2021-05-18
申请号:US16914638
申请日:2020-06-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Min-Hsiu Hung , Yi-Hsiang Chao , Kuan-Yu Yeh , Kan-Ju Lin , Chun-Wen Nieh , Huang-Yi Huang , Chih-Wei Chang , Ching-Hwanq Su
IPC: H01L29/45 , H01L21/768 , H01L29/66 , H01L29/417 , H01L29/78 , H01L21/3213 , H01L21/3205 , H01L21/321 , H01L21/306 , H01L29/08
Abstract: A semiconductor device structure is provided. The semiconductor device structure includes a semiconductor substrate having a conductive region made of silicon, germanium or a combination thereof. The semiconductor device structure also includes an insulating layer over the semiconductor substrate and a fill metal material layer in the insulating layer. In addition, the semiconductor device structure includes a nitrogen-containing metal silicide or germanide layer between the conductive region and the fill metal material layers.
-
-
-
-
-
-
-