-
公开(公告)号:US10963411B1
公开(公告)日:2021-03-30
申请号:US16502141
申请日:2019-07-03
Applicant: XILINX, INC.
Inventor: Martin L. Voogel , Trevor J. Bauer , Rafael C. Camarota
Abstract: Programmable devices and methods of operation are disclosed. In some embodiments, a programmable device may include programmable logic selectively coupled to a plurality of input/output (I/O) interface circuits by a programmable interconnect fabric and a network-on-chip (NoC) interconnect system. The programmable logic may include configurable logic elements, programmable interconnects, and dedicated circuitry. The programmable interconnects may form part of the programmable interconnect fabric. In some embodiments, the programmable interconnect fabric selectively routes non-packetized data between the programmable logic and a first group of I/O interface circuits, and the NoC interconnect system selectively routes packetized data between the programmable logic and a second group of I/O interface circuits. The NoC interconnect system may operate according to a data packet protocol, and the second group of I/O interface circuits may include memory controllers compatible with the data packet protocol.
-
公开(公告)号:US10726181B1
公开(公告)日:2020-07-28
申请号:US16502137
申请日:2019-07-03
Applicant: XILINX, INC.
Inventor: Martin L. Voogel , Trevor J. Bauer , Henri Fraisse
IPC: G06F30/394 , G06F30/331 , G06F30/392
Abstract: A programmable logic device with fabric regularity is disclosed. For example, the programmable logic device may include a plurality of similar heterogeneous logic blocks. A user's design may be implemented within a first group of heterogeneous logic blocks. The user's design may be moved or copied to a second group of heterogeneous logic blocks. More specifically, routing, timing, and/or placement information associated with the implementation of the users design in the first group of heterogeneous logic blocks may be used to implement the user's design in the second group of heterogeneous logic blocks.
-
公开(公告)号:US08937491B2
公开(公告)日:2015-01-20
申请号:US13677971
申请日:2012-11-15
Applicant: Xilinx, Inc.
Inventor: Brian C. Gaide , Steven P. Young , Trevor J. Bauer , Robert M. Ondris , Dinesh D. Gaitonde
IPC: H03K19/177 , H03K5/12 , G06F1/04 , H03K19/096 , G06F1/10 , G06F17/50
CPC classification number: H03K19/096 , G06F1/10 , G06F17/5054 , G06F2217/62 , H03K19/1774
Abstract: An apparatus includes an integrated circuit with a clock network in an array of circuit blocks. The clock network includes routing tracks, distribution spines, and clock leaves. The routing tracks and the distribution spines are bidirectional.
Abstract translation: 一种装置包括具有电路块阵列中的时钟网络的集成电路。 时钟网络包括路由轨道,分配脊线和时钟叶。 路由轨道和分布脊是双向的。
-
公开(公告)号:US20140132305A1
公开(公告)日:2014-05-15
申请号:US13677971
申请日:2012-11-15
Applicant: XILINX, INC.
Inventor: Brian C. Gaide , Steven P. Young , Trevor J. Bauer , Robert M. Ondris , Dinesh D. Gaitonde
IPC: H03K19/096
CPC classification number: H03K19/096 , G06F1/10 , G06F17/5054 , G06F2217/62 , H03K19/1774
Abstract: An apparatus includes an integrated circuit with a clock network in an array of circuit blocks. The clock network includes routing tracks, distribution spines, and clock leaves. The routing tracks and the distribution spines are bidirectional.
Abstract translation: 一种装置包括具有电路块阵列中的时钟网络的集成电路。 时钟网络包括路由轨道,分配脊线和时钟叶。 路由轨道和分布脊是双向的。
-
-
-