-
公开(公告)号:US11929396B2
公开(公告)日:2024-03-12
申请号:US17725471
申请日:2022-04-20
Applicant: INTEL CORPORATION
Inventor: William Hsu , Biswajeet Guha , Leonard Guler , Souvik Chakrabarty , Jun Sung Kang , Bruce Beattie , Tahir Ghani
IPC: H01L29/06 , B82Y10/00 , H01L21/8238 , H01L29/423 , H01L29/66 , H01L29/78
CPC classification number: H01L29/0673 , H01L21/823821 , H01L29/0653 , H01L29/42364 , H01L29/42392 , H01L29/66545 , H01L29/785 , B82Y10/00
Abstract: A transistor structure includes a base and a body over the base. The body comprises a semiconductor material and has a first end portion and a second end portion. A gate structure is wrapped around the body between the first end portion and the second end portion, where the gate structure includes a gate electrode and a dielectric between the gate electrode and the body. A source is in contact with the first end portion and a drain is in contact with the second end portion. A first spacer material is on opposite sides of the gate electrode and above the first end portion. A second spacer material is adjacent the gate structure and under the first end portion of the nanowire body. The second spacer material is below and in contact with a bottom surface of the source and the drain.
-
12.
公开(公告)号:US11894368B2
公开(公告)日:2024-02-06
申请号:US16727355
申请日:2019-12-26
Applicant: Intel Corporation
Inventor: Sudipto Naskar , Biswajeet Guha , William Hsu , Bruce Beattie , Tahir Ghani
IPC: H01L29/775 , H01L27/088 , H01L21/02 , H01L21/8234 , H01L29/06 , H01L29/08 , H01L29/66 , H01L29/78
CPC classification number: H01L27/0886 , H01L21/0214 , H01L21/02164 , H01L21/02175 , H01L21/823418 , H01L21/823431 , H01L21/823475 , H01L29/0673 , H01L29/0847 , H01L29/66545 , H01L29/66795 , H01L29/785
Abstract: Gate-all-around integrated circuit structures fabricated using alternate etch selective material, and the resulting structures, are described. For example, an integrated circuit structure includes a vertical arrangement of horizontal nanowires. A gate stack is over the vertical arrangement of horizontal nanowires. A pair of dielectric spacers is along sides of the gate stack and over the vertical arrangement of horizontal nanowires. A metal oxide material is between adjacent ones of the vertical arrangement of horizontal nanowires at a location between the pair of dielectric spacers and the sides of the gate stack.
-
13.
公开(公告)号:US11276691B2
公开(公告)日:2022-03-15
申请号:US16134824
申请日:2018-09-18
Applicant: Intel Corporation
Inventor: Biswajeet Guha , Jun Sung Kang , Bruce Beattie , Stephen M. Cea , Tahir Ghani
IPC: H01L27/088 , H01L21/8234 , H01L29/06 , H01L29/08 , H01L29/66 , H01L29/78
Abstract: Gate-all-around integrated circuit structures having self-aligned source or drain undercut for varied widths are described. In an example, a structure includes first and second vertical arrangements of nanowires above a substrate, the nanowires of the second vertical arrangement of nanowires having a horizontal width greater than a horizontal width of the nanowires of the first vertical arrangement of nanowires. First and second gate stack portions are over the first and second vertical arrangements of nanowires, respectively. First embedded epitaxial source or drain regions are at ends of the first vertical arrangement of nanowires and extend beneath dielectric sidewalls spacers of the first gate stack portion by a first distance. Second embedded epitaxial source or drain regions are at ends of the second vertical arrangement of nanowires and extend beneath the dielectric sidewalls spacers of the second gate stack portion by a second distance substantially the same as the first distance.
-
-