-
公开(公告)号:US20230229352A1
公开(公告)日:2023-07-20
申请号:US17579995
申请日:2022-01-20
Applicant: Micron Technology, Inc.
Inventor: Nicolas Soberanes , Ezra E. Hartz , Jonathan S. Parry , Bruce J. Ford , Joseph A. De La Cerda , Benjamin Rivera
IPC: G06F3/06 , G06F12/0811 , G06K9/62
CPC classification number: G06F3/0659 , G06F3/0604 , G06F3/0625 , G06F3/0679 , G06F12/0811 , G06K9/6256
Abstract: A host can determine whether to train an AI accelerator of a memory sub-system. Responsive to determining to train the AI accelerator, the host can determine a training category corresponding to a memory access request. The host can also provide an indication to the memory sub-system that causes training of the AI accelerator to be performed based on the training category.
-
公开(公告)号:US20230195559A1
公开(公告)日:2023-06-22
申请号:US17558035
申请日:2021-12-21
Applicant: Micron Technology, Inc.
Inventor: Ezra E. Hartz , Joseph A. De La Cerda , Nicolas Soberanes , Christopher Moore , Bruce J. Ford , Benjamin Rivera
IPC: G06F11/07
CPC classification number: G06F11/0793 , G06F11/0727 , G06F11/076
Abstract: A processing device coupled to the memory device can be configured to monitor respective raw bit error rates (RBERs) corresponding to a plurality of groups of memory cells of the memory device. The processing device can also be configured to responsive to determining that an RBER corresponding to a particular group of the plurality of groups of memory cells has met a criteria, adjust a read window budget corresponding to the particular group of memory cells.
-
公开(公告)号:US11662943B2
公开(公告)日:2023-05-30
申请号:US16902845
申请日:2020-06-16
Applicant: Micron Technology, Inc.
Inventor: Benjamin Rivera , Nicolas Soberanes , Avani F. Trivedi , Joseph A. De La Cerda , Bruce J. Ford
CPC classification number: G06F3/0659 , G06F3/0613 , G06F3/0673 , G06F11/0727 , G06F11/0751 , G06F11/0793
Abstract: Methods, systems, and devices for adjustable media management are described. A media management operation may be performed at a first rate. During the media management operation, invalid data may be moved from a first block of memory cells to a second block of memory cells at the first rate to free space in the first block. Based on one or more conditions of the memory device, the rate that the media management operation is performed may be adjusted to a second rate. For example, the rate may be lowered based on a quantity of access operations performed on the memory device. Invalid data may continue to be moved from the first block of memory cells to the second block of memory cells at the second rate.
-
公开(公告)号:US20230058813A1
公开(公告)日:2023-02-23
申请号:US17406997
申请日:2021-08-19
Applicant: Micron Technology, Inc.
Inventor: Ezra E. Hartz , Nicolas Soberanes , Joseph A. De La Cerda , Benjamin Rivera , Bruce J. Ford
Abstract: Apparatuses and methods can be related to implementing adjustable data protection schemes using artificial intelligence. Implementing adjustable data protection schemes can include receiving failure data for the plurality of memory devices and receiving an indication of a failure of a stripe of the plurality of memory devices based on the failure data. Based on failure data, and the indication of the failure of the stripe of the plurality of memory devices, a data protection scheme adjustment can be generated for the memory device. The data protection scheme adjustment can be received from the AI accelerator and can be implemented by a plurality of memory devices.
-
公开(公告)号:US20220359028A1
公开(公告)日:2022-11-10
申请号:US17307798
申请日:2021-05-04
Applicant: Micron Technology, Inc.
Inventor: Ezra E. Hartz , Joseph A. De La Cerda , Benjamin Rivera , Bruce J. Ford , Nicolas Soberanes , Christopher Moore
Abstract: An apparatus can include an array of memory cells and control circuitry coupled to the array of memory cells. The control circuitry can be configured to store a number of trim settings and receive signaling indicative of a use of the array of memory cells. The control circuitry can be configured to determine an adjustment to the number of trim settings based at least in part on the signaling.
-
公开(公告)号:US11994942B2
公开(公告)日:2024-05-28
申请号:US17558035
申请日:2021-12-21
Applicant: Micron Technology, Inc.
Inventor: Ezra E. Hartz , Joseph A. De La Cerda , Nicolas Soberanes , Christopher Moore , Bruce J. Ford , Benjamin Rivera
CPC classification number: G06F11/0793 , G06F11/0727 , G06F11/076
Abstract: A processing device coupled to the memory device can be configured to monitor respective raw bit error rates (RBERs) corresponding to a plurality of groups of memory cells of the memory device. The processing device can also be configured to responsive to determining that an RBER corresponding to a particular group of the plurality of groups of memory cells has met a criteria, adjust a read window budget corresponding to the particular group of memory cells.
-
公开(公告)号:US20230197137A1
公开(公告)日:2023-06-22
申请号:US17558099
申请日:2021-12-21
Applicant: Micron Technology, Inc.
Inventor: Ezra E. Hartz , Joseph A. De La Cerda , Nicolas Soberanes , Christopher Moore , Bruce J. Ford , Benjamin Rivera
IPC: G11C11/406 , G11C11/4096 , G11C11/54
CPC classification number: G11C11/40622 , G11C11/40615 , G11C11/4096 , G11C11/54 , G11C2211/4062
Abstract: A method includes determining a quantity of refresh operations performed on a block of a memory device of a memory sub-system and determining a quantity of write operations and a quantity of read operations performed to the block. The method also includes determining the block is read dominant using the quantity of write operations and the quantity of read operations and determining whether the quantity of refresh operations has met a criteria. The method further includes, responsive to determining that the block is read dominant and that the quantity of refresh operations has met the criteria, modifying trim settings used to operate the block of the memory device.
-
公开(公告)号:US20230095397A1
公开(公告)日:2023-03-30
申请号:US18074228
申请日:2022-12-02
Applicant: Micron Technology, Inc.
Inventor: Ezra E. Hartz , Joseph A. De La Cerda , Benjamin Rivera , Bruce J. Ford , Nicolas Soberanes , Christopher Moore
Abstract: An apparatus can include an array of memory cells and control circuitry coupled to the array of memory cells. The control circuitry can be configured to store a number of trim settings and receive signaling indicative of a use of the array of memory cells. The control circuitry can be configured to determine an adjustment to the number of trim settings based at least in part on the signaling.
-
公开(公告)号:US20230058282A1
公开(公告)日:2023-02-23
申请号:US17407015
申请日:2021-08-19
Applicant: Micron Technology, Inc.
Inventor: Ezra E. Hartz , Benjamin Rivera , Joseph A. De La Cerda , Bruce J. Ford , Nicolas Soberanes
Abstract: Apparatuses and methods can be related to reducing memory device overhead using artificial intelligence (AI). Reducing overhead can include receiving file metadata of a data file and device metadata of the memory device. Based on the file metadata and the device metadata, a number of indicators can be selected to provide an indication of an expected use of the data file in the memory device. The number of indicators can be provided to the memory device. The data file can be stored with different data files having matching indicators corresponding thereto.
-
公开(公告)号:US20220147270A1
公开(公告)日:2022-05-12
申请号:US17091980
申请日:2020-11-06
Applicant: Micron Technology, Inc.
Inventor: Nicolas Soberanes , Joseph A. De La Cerda , Benjamin Rivera , Bruce J. Ford
Abstract: Methods, systems, and devices for memory cell access techniques for memory systems are described. A memory system may receive, from a host system, a set of commands to write data to the memory system. The memory system may analyze a set of parameters associated with the set of commands based on receiving the set of commands. The memory system may determine whether to write the data of the set of commands to the memory system using a first mode or a second mode based on analyzing the parameters. The memory system may write the data using the first mode or the second mode based on the determining.
-
-
-
-
-
-
-
-
-