THREE DIMENSIONAL NAND MEMORY HAVING IMPROVED CONNECTION BETWEEN SOURCE LINE AND IN-HOLE CHANNEL MATERIAL AS WELL AS REDUCED DAMAGE TO IN-HOLE LAYERS
    11.
    发明申请
    THREE DIMENSIONAL NAND MEMORY HAVING IMPROVED CONNECTION BETWEEN SOURCE LINE AND IN-HOLE CHANNEL MATERIAL AS WELL AS REDUCED DAMAGE TO IN-HOLE LAYERS 有权
    具有改善源极和通孔材料之间的连接的三维NAND存储器,以减少对内部层的损害

    公开(公告)号:US20170033121A1

    公开(公告)日:2017-02-02

    申请号:US15292898

    申请日:2016-10-13

    Abstract: A fabrication process is provided for a 3D stacked non-volatile memory device which provides a source contact to a bottom of a memory hole in a stack without exposing a programmable material lining of an interior sidewall of the memory hole and without exposing a channel forming region also lining an interior of the memory hole to an energetic and potentially damaging etch environment. The stack includes alternating control gate layers and dielectric layers on a substrate, and the memory hole is etched through the stack before lining an interior sidewall thereof with the programmable material and then with the channel forming material. The process avoids a need to energetically etch down through the memory hole to open up a source contact hole near the bottom of the channel forming material by instead etching upwardly from beneath the memory hole.

    Abstract translation: 提供了一种用于3D叠层非易失性存储器件的制造工艺,其提供源接触到堆叠中的存储器孔的底部,而不暴露存储器孔的内侧壁的可编程材料衬里,并且不暴露沟道形成区域 还将记忆孔的内部衬在能量和潜在的破坏性蚀刻环境中。 堆叠包括交替的控制栅极层和介电层在衬底上,并且通过堆叠蚀刻存储器孔,然后利用可编程材料,然后与沟道形成材料衬里其内侧壁。 该过程避免了通过存储器孔进行大量蚀刻的需要,以通过替代地从存储器孔下方向上蚀刻而在通道形成材料的底部附近打开源接触孔。

Patent Agency Ranking