-
公开(公告)号:US20160055903A1
公开(公告)日:2016-02-25
申请号:US14464627
申请日:2014-08-20
Applicant: QUALCOMM Incorporated
Inventor: Sei Seung YOON , Tony Chung Yiu KWOK , Changho JUNG , Nishith Nitin DESAI
IPC: G11C11/419
CPC classification number: G11C11/419 , G11C7/106 , G11C7/1072 , G11C7/1075 , G11C7/1087 , G11C7/22 , G11C7/222 , G11C8/16 , G11C11/412
Abstract: A memory and a method for operating the memory provided. In one aspect, the memory may be a PDP memory. The memory includes a control circuit configured to generate a first clock and a second clock in response an edge of a clock for an access cycle. A first input circuit is configured to receive an input for a first memory access based on the first clock. The first input circuit includes a latch. The second input circuit configured to receive an input for a second memory access based on the second clock. The second input circuit includes a flip-flop.
Abstract translation: 用于操作所提供的存储器的存储器和方法。 在一个方面,存储器可以是PDP存储器。 存储器包括控制电路,该控制电路经配置以响应于访问周期的时钟的边沿而产生第一时钟和第二时钟。 第一输入电路被配置为基于第一时钟接收用于第一存储器访问的输入。 第一输入电路包括锁存器。 第二输入电路被配置为基于第二时钟接收用于第二存储器访问的输入。 第二输入电路包括触发器。