-
公开(公告)号:US20230386926A1
公开(公告)日:2023-11-30
申请号:US18363945
申请日:2023-08-02
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Ching Lee , Hsin-Han Tsai , Shih-Hang Chiu , Tsung-Ta Tang , Chung-Chiang Wu , Hung-Chin Chung , Hsien-Ming Lee , Da-Yuan Lee , Jian-Hao Chen , Chien-Hao Chen , Kuo-Feng Yu , Chia-Wei Chen , Chih-Yu Hsu
IPC: H01L21/8234 , H01L27/088 , H01L29/40 , H01L29/66 , H01L29/49
CPC classification number: H01L21/82345 , H01L27/0886 , H01L29/401 , H01L29/66545 , H01L29/4966
Abstract: A dummy gate electrode and a dummy gate dielectric are removed to form a recess between adjacent gate spacers. A gate dielectric is deposited in the recess, and a barrier layer is deposited over the gate dielectric. A first work function layer is deposited over the barrier layer. A first anti-reaction layer is formed over the first work function layer, the first anti-reaction layer reducing oxidation of the first work function layer. A fill material is deposited over the first anti-reaction layer.
-
公开(公告)号:US11437280B2
公开(公告)日:2022-09-06
申请号:US16900439
申请日:2020-06-12
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Ching Lee , Hsin-Han Tsai , Shih-Hang Chiu , Tsung-Ta Tang , Chung-Chiang Wu , Hung-Chin Chung , Hsien-Ming Lee , Da-Yuan Lee , Jian-Hao Chen , Chien-Hao Chen , Kuo-Feng Yu , Chia-Wei Chen , Chih-Yu Hsu
IPC: H01L21/8234 , H01L27/088 , H01L29/40 , H01L29/66
Abstract: A dummy gate electrode and a dummy gate dielectric are removed to form a recess between adjacent gate spacers. A gate dielectric is deposited in the recess, and a barrier layer is deposited over the gate dielectric. A first work function layer is deposited over the barrier layer. A first anti-reaction layer is formed over the first work function layer, the first anti-reaction layer reducing oxidation of the first work function layer. A fill material is deposited over the first anti-reaction layer.
-
公开(公告)号:US20220123124A1
公开(公告)日:2022-04-21
申请号:US17165142
申请日:2021-02-02
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shih-Hang Chiu , Chung-Chiang Wu , Jo-Chun Hung , Wei-Cheng Wang , Kuan-Ting Liu , Chi On Chui
IPC: H01L29/49 , H01L27/092 , H01L29/06 , H01L29/423 , H01L29/786 , H01L21/02 , H01L21/28 , H01L21/8238 , H01L29/66
Abstract: Semiconductor devices having improved gate electrode structures and methods of forming the same are disclosed. In an embodiment, a semiconductor device includes a gate structure over a semiconductor substrate, the gate structure including a high-k dielectric layer; an n-type work function layer over the high-k dielectric layer; an anti-reaction layer over the n-type work function layer, the anti-reaction layer including a dielectric material; a p-type work function layer over the anti-reaction layer, the p-type work function layer covering top surfaces of the anti-reaction layer; and a conductive cap layer over the p-type work function layer.
-
公开(公告)号:US20210367076A1
公开(公告)日:2021-11-25
申请号:US17396903
申请日:2021-08-09
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Wei-Chin Lee , Shih-Hang Chiu , Chia-Ching Lee , Hsueh Wen Tsau , Cheng-Yen Tsai , Cheng-Lung Hung , Da-Yuan Lee , Ching-Hwanq Su
IPC: H01L29/78 , H01L21/8234 , H01L27/088
Abstract: Semiconductor device structures having gate structures with tunable threshold voltages are provided. Various geometries of device structure can be varied to tune the threshold voltages. In some examples, distances from tops of fins to tops of gate structures can be varied to tune threshold voltages. In some examples, distances from outermost sidewalls of gate structures to respective nearest sidewalls of nearest fins to the respective outermost sidewalls (which respective gate structure overlies the nearest fin) can be varied to tune threshold voltages.
-
公开(公告)号:US11094828B2
公开(公告)日:2021-08-17
申请号:US16907570
申请日:2020-06-22
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Wei-Chin Lee , Shih-Hang Chiu , Chia-Ching Lee , Hsueh Wen Tsau , Cheng-Yen Tsai , Cheng-Lung Hung , Da-Yuan Lee , Ching-Hwanq Su
IPC: H01L29/78 , H01L21/8234 , H01L27/088
Abstract: Semiconductor device structures having gate structures with tunable threshold voltages are provided. Various geometries of device structure can be varied to tune the threshold voltages. In some examples, distances from tops of fins to tops of gate structures can be varied to tune threshold voltages. In some examples, distances from outermost sidewalls of gate structures to respective nearest sidewalls of nearest fins to the respective outermost sidewalls (which respective gate structure overlies the nearest fin) can be varied to tune threshold voltages.
-
公开(公告)号:US10692770B2
公开(公告)日:2020-06-23
申请号:US15993210
申请日:2018-05-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Wei-Chin Lee , Shih-Hang Chiu , Chia-Ching Lee , Hsueh Wen Tsau , Cheng-Yen Tsai , Cheng-Lung Hung , Da-Yuan Lee , Ching-Hwanq Su
IPC: H01L29/78 , H01L21/8234 , H01L27/088
Abstract: Semiconductor device structures having gate structures with tunable threshold voltages are provided. Various geometries of device structure can be varied to tune the threshold voltages. In some examples, distances from tops of fins to tops of gate structures can be varied to tune threshold voltages. In some examples, distances from outermost sidewalls of gate structures to respective nearest sidewalls of nearest fins to the respective outermost sidewalls (which respective gate structure overlies the nearest fin) can be varied to tune threshold voltages.
-
公开(公告)号:US20190371674A1
公开(公告)日:2019-12-05
申请号:US15993210
申请日:2018-05-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Wei-Chin Lee , Shih-Hang Chiu , Chia-Ching Lee , Hsueh Wen Tsau , Cheng-Yen Tsai , Cheng-Lung Hung , Da-Yuan Lee , Ching-Hwanq Su
IPC: H01L21/8234 , H01L27/088
Abstract: Semiconductor device structures having gate structures with tunable threshold voltages are provided. Various geometries of device structure can be varied to tune the threshold voltages. In some examples, distances from tops of fins to tops of gate structures can be varied to tune threshold voltages. In some examples, distances from outermost sidewalls of gate structures to respective nearest sidewalls of nearest fins to the respective outermost sidewalls (which respective gate structure overlies the nearest fin) can be varied to tune threshold voltages.
-
-
-
-
-
-