-
公开(公告)号:US20240363627A1
公开(公告)日:2024-10-31
申请号:US18767022
申请日:2024-07-09
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Kuan-Chang Chiu , Chia-Ching Lee , Chien-Hao Chen , Hung-Chin Chung , Hsien-Ming Lee , Chi On Chui , Hsuan-Yu Tung , Chung-Chiang Wu
IPC: H01L27/088 , H01L21/8234 , H01L29/417 , H01L29/423 , H01L29/66 , H01L29/78
CPC classification number: H01L27/0886 , H01L21/823431 , H01L29/41791 , H01L29/42372 , H01L29/6681 , H01L29/785
Abstract: A structure includes a semiconductor substrate including a first semiconductor region and a second semiconductor region, a first transistor in the first semiconductor region, and a second transistor in the second semiconductor region. The first transistor includes a first gate dielectric over the first semiconductor region, a first work function layer over and contacting the first gate dielectric, and a first conductive region over the first work function layer. The second transistor includes a second gate dielectric over the second semiconductor region, a second work function layer over and contacting the second gate dielectric, wherein the first work function layer and the second work function layer have different work functions, and a second conductive region over the second work function layer.
-
公开(公告)号:US11735481B2
公开(公告)日:2023-08-22
申请号:US17391220
申请日:2021-08-02
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shao-Jyun Wu , Hung-Chi Wu , Chia-Ching Lee , Pin-Hsuan Yeh , Hung-Chin Chung , Hsien-Ming Lee , Chien-Hao Chen , Sheng-Liang Pan , Huan-Just Lin
IPC: H01L21/8234 , H01L29/78 , H01L29/66 , H01L29/417 , H01L21/02
CPC classification number: H01L21/823431 , H01L21/0234 , H01L29/41791 , H01L29/66795 , H01L29/785
Abstract: An improved work function layer and a method of forming the same are disclosed. In an embodiment, the method includes forming a semiconductor fin extending from a substrate; depositing a dielectric layer over the semiconductor fin; depositing a first work function layer over the dielectric layer; and exposing the first work function layer to a metastable plasma of a first reaction gas, a metastable plasma of a generation gas, and a metastable plasma of a second reaction gas, the first reaction gas being different from the second reaction gas.
-
公开(公告)号:US20220359296A1
公开(公告)日:2022-11-10
申请号:US17870343
申请日:2022-07-21
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Ching Lee , Hsin-Han Tsai , Shih-Hang Chiu , Tsung-Ta Tang , Chung-Chiang Wu , Hung-Chin Chung , Hsien-Ming Lee , Da-Yuan Lee , Jian-Hao Chen , Chien-Hao Chen , Kuo-Feng Yu , Chia-Wei Chen , Chih-Yu Hsu
IPC: H01L21/8234 , H01L27/088 , H01L29/40 , H01L29/66
Abstract: A dummy gate electrode and a dummy gate dielectric are removed to form a recess between adjacent gate spacers. A gate dielectric is deposited in the recess, and a barrier layer is deposited over the gate dielectric. A first work function layer is deposited over the barrier layer. A first anti-reaction layer is formed over the first work function layer, the first anti-reaction layer reducing oxidation of the first work function layer. A fill material is deposited over the first anti-reaction layer.
-
公开(公告)号:US20220336619A1
公开(公告)日:2022-10-20
申请号:US17854749
申请日:2022-06-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Ching Lee , Hung-Chin Chung , Chung-Chiang Wu , Hsuan-Yu Tung , Kuan-Chang Chiu , Chien-Hao Chen , Chi On Chui
IPC: H01L29/49 , H01L29/40 , H01L29/66 , H01L29/78 , H01L21/8238 , H01L21/28 , H01L21/8234
Abstract: A semiconductor device and method of manufacture are provided. In some embodiments a treatment process is utilized to treat a work function layer. The treatment prevents excessive oxidation of the work function layer during subsequent processing steps, such as application of a subsequent photoresist material, thereby allowing the work function layer to be thinner than otherwise.
-
公开(公告)号:US20210273070A1
公开(公告)日:2021-09-02
申请号:US16889217
申请日:2020-06-01
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Ching Lee , Hung-Chin Chung , Chung-Chiang Wu , Hsuan-Yu Tung , Kuan-Chang Chiu , Chien-Hao Chen , Chi On Chui
Abstract: A semiconductor device and method of manufacture are provided. In some embodiments a treatment process is utilized to treat a work function layer. The treatment prevents excessive oxidation of the work function layer during subsequent processing steps, such as application of a subsequent photoresist material, thereby allowing the work function layer to be thinner than otherwise.
-
公开(公告)号:US20210083118A1
公开(公告)日:2021-03-18
申请号:US16571879
申请日:2019-09-16
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Po-Cheng Chen , Kuo-Chan Huang , Hung-Chin Chung , Hsien-Ming Lee , Chien-Hao Chen
IPC: H01L29/78 , H01L27/088 , H01L29/423 , H01L29/49 , H01L29/66 , H01L29/40 , H01L21/8234
Abstract: A device includes a semiconductor fin, and a gate stack on sidewalls and a top surface of the semiconductor fin. The gate stack includes a high-k dielectric layer, a work-function layer overlapping a bottom portion of the high-k dielectric layer, and a blocking layer overlapping a second bottom portion of the work-function layer. A low-resistance metal layer overlaps and contacts the work-function layer and the blocking layer. The low-resistance metal layer has a resistivity value lower than second resistivity values of both of the work-function layer and the blocking layer. A gate spacer contacts a sidewall of the gate stack.
-
公开(公告)号:US20200152771A1
公开(公告)日:2020-05-14
申请号:US16740999
申请日:2020-01-13
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: De-Wei Yu , Chien-Hao Chen , Pin-Ju Liang , I-Chen Yang
IPC: H01L29/66 , C23C16/24 , C23C16/56 , H01L21/285 , H01L21/02
Abstract: Embodiments disclosed herein relate generally to forming a gate layer in high aspect ratio trenches using a cyclic deposition-treatment process. In an embodiment, a method includes subjecting a substrate surface having at least one feature to a film deposition process to form a conformal film over a bottom surface and along sidewall surfaces of the feature, subjecting the substrate surface to a treatment process to form respective halogen surface layers or respective halogen-terminated layers on the conformal film formed at respective upper portions of the sidewall surfaces, and performing sequentially and repeatedly the film deposition process and the treatment process to fill the feature with the film.
-
公开(公告)号:US10535751B2
公开(公告)日:2020-01-14
申请号:US15992357
申请日:2018-05-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: De-Wei Yu , Chien-Hao Chen , Pin-Ju Liang , I-chen Yang
IPC: H01L21/285 , C23C16/56 , C23C16/24 , C23C16/455 , H01L29/78 , H01L29/66 , H01L21/02
Abstract: Embodiments disclosed herein relate generally to forming a gate layer in high aspect ratio trenches using a cyclic deposition-treatment process. In an embodiment, a method includes subjecting a substrate surface having at least one feature to a film deposition process to form a conformal film over a bottom surface and along sidewall surfaces of the feature, subjecting the substrate surface to a treatment process to form respective halogen surface layers or respective halogen-terminated layers on the conformal film formed at respective upper portions of the sidewall surfaces, and performing sequentially and repeatedly the film deposition process and the treatment process to fill the feature with the film.
-
公开(公告)号:US10332746B1
公开(公告)日:2019-06-25
申请号:US15920753
申请日:2018-03-14
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: De-Wei Yu , Chien-Hao Chen , Chih-Tang Peng , Jei Ming Chen , Shu-Yi Wang
IPC: H01L21/02 , H01L21/28 , H01L29/66 , H01L21/3213 , H01L21/3205 , H01L21/8234 , H01L29/78
Abstract: Embodiments disclosed herein relate generally to forming a gate layer in high aspect ratio trenches using a cyclic deposition-etch process. In an embodiment, a method for semiconductor processing is provided. The method includes performing a first deposition process to form a conformal film over a bottom surface and along sidewall surfaces of a feature on a substrate. The method includes performing an etch process to remove a portion of the conformal film. The method includes repeating the first deposition process and the etch process to fill the feature with the conformal film. The method includes exposing the conformal film to ultraviolet light.
-
公开(公告)号:US20240387276A1
公开(公告)日:2024-11-21
申请号:US18787901
申请日:2024-07-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Hung-Chin Chung , Hsien-Ming Lee , Chien-Hao Chen , Ching-Hwanq Su
IPC: H01L21/8234 , H01L27/088
Abstract: Semiconductor devices and methods of manufacturing semiconductor devices with differing threshold voltages are provided. In embodiments the threshold voltages of individual semiconductor devices are tuned through the removal and placement of differing materials within each of the individual gate stacks within a replacement gate process, whereby the removal and placement helps keep the overall process window for a fill material large enough to allow for a complete fill.
-
-
-
-
-
-
-
-
-