-
公开(公告)号:US11356303B2
公开(公告)日:2022-06-07
申请号:US17214171
申请日:2021-03-26
Applicant: Intel Corporation
Inventor: Hsinho Wu , Masashi Shimanouchi , Peng Li
Abstract: Systems and methods for electronic devices including two or more semiconductor devices coupled via an interconnect. The interconnect includes multiple lanes each having a link between the first and second semiconductor devices. One or more lanes of the multiple lanes each include clock and data recovery circuitry to perform full clock and data recovery. One or more other lanes of the multiple lanes each do not include clock and data recovery circuitry and instead includes a phase adjustment and clock multiplier circuit that is slave to clock and data recovery circuitry of the one or more lanes.
-
公开(公告)号:US20210218603A1
公开(公告)日:2021-07-15
申请号:US17214171
申请日:2021-03-26
Applicant: Intel Corporation
Inventor: Hsinho Wu , Masashi Shimanouchi , Peng Li
Abstract: Systems and methods for electronic devices including two or more semiconductor devices coupled via an interconnect. The interconnect includes multiple lanes each having a link between the first and second semiconductor devices. One or more lanes of the multiple lanes each include clock and data recovery circuitry to perform full clock and data recovery. One or more other lanes of the multiple lanes each do not include clock and data recovery circuitry and instead includes a phase adjustment and clock multiplier circuit that is slave to clock and data recovery circuitry of the one or more lanes.
-
公开(公告)号:US11010079B2
公开(公告)日:2021-05-18
申请号:US16378606
申请日:2019-04-09
Applicant: Intel Corporation
Inventor: Peng Li
Abstract: Examples relate to a controller apparatus or controller device for a solid-stage storage device, to an apparatus or device for a host computer, to corresponding methods and computer programs, to a solid-stage storage device and to a host computer comprising a solid-state storage device. Examples provide a controller apparatus for a solid-state storage device. The solid-state storage device comprises non-volatile buffer memory circuitry and storage circuitry. The controller apparatus comprises interface circuitry for communicating with a host computer. The controller apparatus comprises processing circuitry configured to obtain a control instruction related to a file system of a partition from the host computer. The partition is at least partially stored within the storage circuitry of the solid-state storage device. The control instruction indicates a location of file system metadata within the partition. The processing circuitry is configured to store the file system metadata within the non-volatile buffer memory circuitry of the solid-state storage device based on the location of the file system metadata.
-
公开(公告)号:US10983729B2
公开(公告)日:2021-04-20
申请号:US16702382
申请日:2019-12-03
Applicant: Intel Corporation
Inventor: Jawad Basit Khan , Peng Li , Sanjeev Trika
Abstract: In one embodiment, a storage device comprises non-volatile storage media; a controller to receive, from a host, an object definition command that identifies a first data object and a second data object and a transformation to apply to the first data object and the second data object to generate a first transformed object and store the first transformed object in the non-volatile storage media; and a transformation engine to apply the transformation to the first data object and the second data object.
-
公开(公告)号:US10965501B2
公开(公告)日:2021-03-30
申请号:US16736436
申请日:2020-01-07
Applicant: Intel Corporation
Inventor: Hsinho Wu , Masashi Shimanouchi , Peng Li
Abstract: Systems and methods for electronic devices including two or more semiconductor devices coupled via an interconnect. The interconnect includes multiple lanes each having a link between the first and second semiconductor devices. One or more lanes of the multiple lanes each include clock and data recovery circuitry to perform full clock and data recovery. One or more other lanes of the multiple lanes each do not include clock and data recovery circuitry and instead includes a phase adjustment and clock multiplier circuit that is slave to clock and data recovery circuitry of the one or more lanes.
-
公开(公告)号:US20200381334A1
公开(公告)日:2020-12-03
申请号:US16423664
申请日:2019-05-28
Applicant: Intel Corporation
Inventor: Karthik Visvanathan , Shenavia S. Howell , Sergio Antonio Chan Arguedas , Peng Li
IPC: H01L23/42 , H01L23/373 , H05K1/18 , H01L25/065 , H01L23/522
Abstract: Disclosed herein are integrated circuit (IC) packages with asymmetric adhesion material regions, as well as related methods and devices. For example, in some embodiments, an IC package may include a solder thermal interface material (STIM) between a die of the IC package and a lid of the IC package. The lid of the IC package may include an adhesion material region, in contact with the STIM, that is asymmetric with respect to the die.
-
公开(公告)号:US20200218474A1
公开(公告)日:2020-07-09
申请号:US16702382
申请日:2019-12-03
Applicant: Intel Corporation
Inventor: Jawad Basit Khan , Peng Li , Sanjeev Trika
Abstract: In one embodiment, a storage device comprises non-volatile storage media; a controller to receive, from a host, an object definition command that identifies a first data object and a second data object and a transformation to apply to the first data object and the second data object to generate a first transformed object and store the first transformed object in the non-volatile storage media; and a transformation engine to apply the transformation to the first data object and the second data object.
-
公开(公告)号:US20200006192A1
公开(公告)日:2020-01-02
申请号:US16019899
申请日:2018-06-27
Applicant: Intel Corporation
Inventor: Peng Li , Sergio Antonio Chan Arguedas , Yongmei Liu , Deepak Goyal , Ken Hackenberg
IPC: H01L23/42 , H01L23/373 , H01L23/367
Abstract: Microelectronic assemblies, and related devices and methods, are disclosed herein. For example, in some embodiments, a microelectronic assembly may include a package substrate having a first surface and an opposing second surface; a die having a first surface and an opposing second surface, wherein the first surface of the die is coupled to the second surface of the package substrate; a cooling apparatus thermally coupled to the second surface of the die; and a thermal interface material (TIM) between the second surface of the die and the cooling apparatus, wherein the TIM includes an indium alloy having a liquidus temperature equal to or greater than about 245 degrees Celsius.
-
公开(公告)号:US20190026088A1
公开(公告)日:2019-01-24
申请号:US16070890
申请日:2016-02-23
Applicant: Intel Corporation
Inventor: Zhigang Gong , Wenqing Fu , Peng Li , Can Que , Zhiwen Wu
IPC: G06F8/41
Abstract: An input data structure of a first size may be converted to a plurality of data structures of a second size smaller than the first size. The data structures of the second size are realigned such that each of the plurality of data structures fits in one cache line. The realigned data structures are compiled for use in a vector machine.
-
公开(公告)号:US20190004737A1
公开(公告)日:2019-01-03
申请号:US15639838
申请日:2017-06-30
Applicant: INTEL CORPORATION
Inventor: Jawad Basit Khan , Peng Li , Sanjeev Trika
IPC: G06F3/06
Abstract: In one embodiment, a storage device comprises non-volatile storage media; a controller to receive, from a host, an object definition command that identifies a first data object and a second data object and a transformation to apply to the first data object and the second data object to generate a first transformed object and store the first transformed object in the non-volatile storage media; and a transformation engine to apply the transformation to the first data object and the second data object.
-
-
-
-
-
-
-
-
-