Transceiver With Multi-Channel Clear Channel Assessment

    公开(公告)号:US20230164830A1

    公开(公告)日:2023-05-25

    申请号:US17532343

    申请日:2021-11-22

    CPC classification number: H04W74/0808

    Abstract: A wireless network device configured to monitor multiple channels for clear channel assessment (CCA) is disclosed. The receiver circuit of the network device comprises at least one CCA block, which is used to indicated whether a particular channel is clear. In certain embodiments, the network device checks each channel sequentially, and if both channels are free, transmits at least one packet. The at least one packet may include a MODE SWITCH packet and a second packet sent using the new PHY mode. The network device may also have multiple CCA blocks. In this scenario, the channels may be checked concurrently, and if both channels are free, the network device transmits at least one packet. Alternatively, the network device monitors multiple channels concurrently and selected one of the channels on which to transmit a preferred PHY mode, thereby avoiding the need for a MODE SWITCH packet.

    Receiver with signal arrival detection capability

    公开(公告)号:US10061740B2

    公开(公告)日:2018-08-28

    申请号:US14080405

    申请日:2013-11-14

    CPC classification number: G06F13/4295 H04J3/1605 H04L27/22 H04W56/00

    Abstract: A receiver includes first, second, and third signal processors and a controller. The first signal processor provides a first signal in response to detecting a first attribute of a received signal. The second signal processor provides a second signal in response to detecting a second attribute of the received signal. The third signal processor provides a third signal in response to detecting a third attribute of the received signal and provides packet data. The controller enables the first signal processor in response to a receive enable signal, controls the third signal processor to provide the packet data in response to receiving the first signal and the third signal, and initializes the first signal processor and the third signal processor in response to receiving the first signal and the second signal.

    Radio-Frequency Apparatus with Digital Signal Arrival Detection and Associated Methods

    公开(公告)号:US20180159706A1

    公开(公告)日:2018-06-07

    申请号:US15370674

    申请日:2016-12-06

    Abstract: An apparatus includes a radio frequency (RF) receiver, which includes a digital signal arrival (DSA) detector to detect arrival of a transmitted signal. The DSA detector includes a frequency discriminator to receive a signal derived from a received RF signal to generate a first complex signal. The DSA detector further includes a correlator coupled to receive and process the first complex signal and to generate a second complex signal. The DSA detector in addition includes a Coordinate Rotation Digital Computer (Cordic) circuit to receive and process the second complex signal to generate a phase signal and a magnitude signal.

    Receiver With PHY Switch Based On Preamble
    39.
    发明申请

    公开(公告)号:US20180048499A1

    公开(公告)日:2018-02-15

    申请号:US15237137

    申请日:2016-08-15

    Abstract: A system for automatically detecting the PHY mode based on the incoming preamble is disclosed. The system includes a multimode demodulator, which includes a preamble detector and a demodulator. The preamble detector is used to determine when the preamble has been received and the PHY mode being used by the sending node. An indication of the PHY mode is supplied to the demodulator, which then decides the incoming bit stream in accordance with the detected PHY mode. In some embodiments, one demodulator, capable of decoding the bit stream in accordance with a plurality of PHY modes is employed. In other embodiments, the system includes a plurality of demodulators, where each is dedicated to one PHY mode.

Patent Agency Ranking