-
公开(公告)号:US20050101090A1
公开(公告)日:2005-05-12
申请号:US11014483
申请日:2004-12-15
Applicant: Ying-Cheng Chuang , Chung-Lin Huang , Chi-Hui Lin
Inventor: Ying-Cheng Chuang , Chung-Lin Huang , Chi-Hui Lin
IPC: H01L21/28 , H01L29/423 , H01L21/336
CPC classification number: H01L29/42324 , H01L29/40114
Abstract: A floating gate with multiple tips and a fabrication method thereof. A semiconductor substrate is provided, on which a patterned hard mask layer is formed, wherein the patterned hard mask layer has an opening. A gate dielectric layer and a first conducting layer with a first predetermined thickness are formed on the bottom of the opening. A spacer is formed on the sidewall of the opening. A conducting spacer is formed on the sidewall of the spacer. The first conducting layer is etched to a second predetermined thickness. A multi-tip floating gate is provided by the first conducting layer and the conducting spacer. A protecting layer is formed in the opening. The patterned hard mask layer, the gate dielectric layer, a portion of the protecting layer, and a portion of the first spacer are etched to expose the surface of the first conducting layer.
Abstract translation: 具有多个尖端的浮动栅极及其制造方法。 提供半导体衬底,在其上形成图案化的硬掩模层,其中图案化的硬掩模层具有开口。 在开口的底部形成具有第一预定厚度的栅介质层和第一导电层。 间隔件形成在开口的侧壁上。 导电间隔件形成在间隔件的侧壁上。 第一导电层被蚀刻到第二预定厚度。 由第一导电层和导电间隔物提供多尖端浮栅。 在开口中形成保护层。 蚀刻图案化的硬掩模层,栅介质层,保护层的一部分和第一间隔物的一部分,以露出第一导电层的表面。