-
公开(公告)号:US20230140256A1
公开(公告)日:2023-05-04
申请号:US17965393
申请日:2022-10-13
Inventor: Sung Eun KIM , Tae Wook KANG , Hyuk KIM , Young Hwan BAE , Kyung Jin BYUN , Kwang IL OH , Jae-Jin LEE , In San JEON
Abstract: Disclosed is an electronic device that supports a neural network including a neuron array including neurons, a row address encoder that receives spike signals from neurons and outputs request signals in response to the received spike signals, and a row arbiter tree that receives request signals from the row address encoder and outputs response signals in response to the received request signals. The row arbiter tree includes a first arbiter that arbitrates first and second request signals among request signals, a first latch circuit that stores a state of the first arbiter, a second arbiter that arbitrates third and fourth request signals among request signals, a second latch circuit that stores a state of the second arbiter, and a third arbiter that delivers a response signal to the first and second arbiters based on information stored in the first and second latch circuits.
-
公开(公告)号:US20230125421A1
公开(公告)日:2023-04-27
申请号:US17893815
申请日:2022-08-23
Inventor: Tae Wook KANG , Sung Eun KIM , Kyung Jin BYUN , Kwang IL OH , Jae-Jin LEE
Abstract: Disclosed is operation method of an encoder that receives a continuous time-series signal and respectively transmits first to N-th input signals to first to N-th input neuron circuits of spike neural network circuit. The method of operating the encoder includes receiving the continuous time-series signal, generating a plurality of discrete quantum signals by sampling and quantizing the continuous time-series signal, selecting first to N-th discrete quantum signals among the plurality of discrete quantum signals, matching the selected first to N-th discrete quantum signals with the first to N-th input neuron circuits, respectively, identifying discrete quantum signals, each of which has a quantum level different from a quantum level of a previous discrete quantum signal, from among the second to N-th discrete quantum signals, and activating the input signals to be transmitted to the input neuron circuits corresponding to the identified discrete quantum signals and the first discrete quantum signal.
-
公开(公告)号:US20220413544A1
公开(公告)日:2022-12-29
申请号:US17847636
申请日:2022-06-23
Inventor: Kyuseung HAN , Tae Wook KANG , Sung Eun KIM , Hyuk KIM , Hyung-IL PARK , Kwang IL OH , Jae-Jin LEE
Abstract: A low power system on chip for supporting partial clock gating is provided. The system on chip includes a network on chip including a first CG-network interface module, a second CG-network interface module, and a clock gating control module, a first IP block that communicates through the first CG-network interface module, and a second IP block that communicates through the second CG-network interface module. The clock gating control module receives a clock gating request from the first IP block, outputs a communication control signal to the second CG-network interface module in response to the received clock gating request, and performs a clock gating operation for a clock signal in response to the received clock gating request to selectively deliver the clock signal to the second IP block.
-
公开(公告)号:US20220309326A1
公开(公告)日:2022-09-29
申请号:US17550530
申请日:2021-12-14
Inventor: Tae Wook KANG , Sung Eun KIM , Kwang IL OH , Jae-Jin LEE , Hyuk KIM , Hyung-IL PARK , Kyung Jin BYUN
Abstract: Disclosed is a learning method of a neural network which includes a first intermediate neuron layer and a second intermediate neuron layer. The method includes performing first learning, which is based on a first synaptic weight layer, with respect to input subjects and the first intermediate neuron layer, determining intermediate neurons, which will perform second learning, from among intermediate neurons of the first intermediate neuron layer, based on the number of spikes of each of spike output signals of the intermediate neurons of the first intermediate neuron layer, and performing the second learning, which is based on a second synaptic weight layer, with respect to the intermediate neurons determined to perform the second learning.
-
公开(公告)号:US20220201611A1
公开(公告)日:2022-06-23
申请号:US17552766
申请日:2021-12-16
Inventor: Hyuk KIM , HYUNG-IL PARK , Tae Wook KANG , Sung Eun KIM , Mi Jeong PARK , Kyung Jin BYUN , KWANG IL OH , Sukho LEE , Jae-Jin LEE , In Gi LIM , Kyuseung HAN
Abstract: Disclosed is an operating method of a user communication device, which includes receiving a wakeup signal from a stationary communication device over a first human body communication channel, the wakeup signal having a frequency in a low frequency band, switching from a standby mode to a wakeup mode in response to the wakeup signal, and receiving a data signal from the stationary communication device over the first human body communication channel during the wakeup mode, and the first human body communication channel is provided by a body of a user of the user communication device.
-
公开(公告)号:US20220156556A1
公开(公告)日:2022-05-19
申请号:US17446685
申请日:2021-09-01
Inventor: Kwang IL OH , Tae Wook KANG , Sung Eun KIM , Hyuk KIM , Hyung-IL PARK , Jae-Jin LEE
Abstract: Disclosed is a spiking neural network circuit, which includes an axon circuit that generates an input spike signal, a first synapse zone and a second synapse zone each including one or more synapses, wherein each of the synapses is configured to perform an operation based on the input spike signal and each weight, and a neuron circuit that generates an output spike signal based on operation results of the synapses. The input spike signal is transferred to the first synapse zone and the second synapse zone through a tree structure, and each of branch nodes of the tree structure includes a driving buffer.
-
公开(公告)号:US20210295511A1
公开(公告)日:2021-09-23
申请号:US17339574
申请日:2021-06-04
Inventor: Kwang IL OH , Tae Wook KANG , Sung Eun KIM , Mi Jeong PARK , Seong Mo PARK , Hyung-IL PARK , Jae-Jin LEE , In Gi LIM
IPC: G06T7/00 , A61B1/00 , A61B1/04 , A61B5/00 , G16H30/20 , G06N3/08 , G16H50/70 , G16H30/40 , G06N3/04
Abstract: Provided is a capsule endoscope. The capsule endoscope includes: an imaging device configured to perform imaging on a digestive tract in vivo to generate an image; an artificial neural network configured to determine whether there is a lesion area in the image; and a transmitter configured to transmit the image based on a determination result of the artificial neural network.
-
公开(公告)号:US20200067516A1
公开(公告)日:2020-02-27
申请号:US16542469
申请日:2019-08-16
Inventor: KWANG IL OH , Tae Wook KANG , Sung Eun KIM , Hyuk KIM , Mi Jeong PARK , Hyung-IL PARK , Kyung Jin BYUN , Jae-Jin LEE , In Gi LIM
IPC: H03L7/093
Abstract: The inventive concept includes an oscillating circuit, a phase inverting circuit, and a phase detecting circuit. The oscillating circuit generates a first clock to be used to sample an input signal. The phase inverting circuit outputs a second clock based on the first clock. The phase detecting circuit generates a control signal having a first logic value when a phase difference between a phase of the input signal and a phase of the second clock is less than a reference value for a reference time or more. The phase detecting circuit generates the control signal having a second logic value when the phase difference is equal to or greater than the reference value or when the phase difference is less than the reference value for a time shorter than the reference time. The phase inverting circuit inverts the phase of the second clock when a logic value of the control signal changes from the first logic value to the second logic value or when a logic value of the control signal changes from the second logic value to the first logic value.
-
公开(公告)号:US20190245532A1
公开(公告)日:2019-08-08
申请号:US16262738
申请日:2019-01-30
Inventor: Tae Wook KANG , Jae-Jin LEE , Kwang IL OH , Sung Eun KIM , Sukho LEE , Kyuseung HAN
CPC classification number: H03K17/145 , H03K17/08 , H03K2017/0806 , H03K2217/0027
Abstract: The inventive concept relates to a semiconductor device including a CMOS circuit and an operation method thereof. A semiconductor device according to an embodiment of the inventive concept includes a semiconductor circuit, a controller, and a voltage generator. The semiconductor circuit operates at a drive voltage to reduce the delay time between input and output as the temperature increases. The controller determines the malfunction of the CMOS circuit based on the difference between the source-drain current of the PMOS transistor and the source-drain current of the NMOS transistor as the temperature changes. The voltage generator generates or adjusts a body-bias voltage applied to the PMOS transistor or the NMOS transistor based on a malfunction determination of the controller. According to the inventive concept, malfunctions and performance deterioration occurring in a CMOS circuit operating at a low voltage may be reduced.
-
公开(公告)号:US20180026729A1
公开(公告)日:2018-01-25
申请号:US15616788
申请日:2017-06-07
Inventor: In Gi LIM , Hyung-Il PARK , Sung Weon KANG , Tae Wook KANG , Sung Eun KIM , Jung Bum KIM , Mi Jeong PARK , Seong Mo PARK , Kwang Il OH , Byounggun CHOI
CPC classification number: H04B13/005 , A61B1/00006 , A61B1/00009 , A61B1/00016 , A61B1/041 , A61B2562/04 , H04J3/06 , H04J3/0608 , H04J3/1694 , H04L5/0044 , H04L5/0053 , H04L7/043 , H04N5/2256 , H04N2005/2255
Abstract: The present disclosure relates to a capsule endoscope transmitter configured to transmit frames including control frames and data frames to a capsule endoscope receiver. The capsule endoscope transmitter includes a preamble generator configured to generate preambles for synchronizing and identifying the control frames used to select a reception electrode pair that receives the frames, and a line sync generator configured to generate a line sync for synchronizing the data frames and identifying a code value of each of the data frames.
-
-
-
-
-
-
-
-
-