Simple, reliable, connectionless communication mechanism
    1.
    发明授权
    Simple, reliable, connectionless communication mechanism 有权
    简单,可靠,无连接的通信机制

    公开(公告)号:US09396159B2

    公开(公告)日:2016-07-19

    申请号:US11860914

    申请日:2007-09-25

    IPC分类号: H04L12/28 G06F15/173

    CPC分类号: G06F15/17356

    摘要: A server interconnect system includes a first server node operable to send and receive messages and a second server nodes operable to send and receive messages. The system further comprises a first interface unit in communication with the first server node and a second interface unit in communication with the second server node. The first interface unit has a first set of message send registers and a first set of message receive registers. Similarly, the second interface unit has a second set of message send registers and a second set of message receive registers. The server interconnect system also includes a communication switch that receives and routes a message from the first or second server nodes when either of the first or second registers indicates that a valid message is ready to be sent. A method implemented by the server interconnect system is also provided.

    摘要翻译: 服务器互连系统包括可操作以发送和接收消息的第一服务器节点和可操作以发送和接收消息的第二服务器节点。 该系统还包括与第一服务器节点通信的第一接口单元和与第二服务器节点通信的第二接口单元。 第一接口单元具有第一组消息发送寄存器和第一组消息接收寄存器。 类似地,第二接口单元具有第二组消息发送寄存器和第二组消息接收寄存器。 服务器互连系统还包括通信交换机,当第一或第二寄存器中的任一个指示有效消息准备好发送时,该通信交换机接收并路由来自第一或第二服务器节点的消息。 还提供了由服务器互连系统实现的方法。

    Method and apparatus for virtualized XML parsing
    2.
    发明授权
    Method and apparatus for virtualized XML parsing 有权
    用于虚拟化XML解析的方法和装置

    公开(公告)号:US07665016B2

    公开(公告)日:2010-02-16

    申请号:US11273351

    申请日:2005-11-14

    IPC分类号: G06F17/00 G06F7/00

    CPC分类号: G06F17/2247 G06F17/2229

    摘要: A method and apparatus for performing virtualized parsing of an XML document. A document is divided into multiple segments, which may correspond to separate packets containing portions of the document, disk blocks, memory pages, etc. For each segment, a processor operating within an XML accelerator initiates parsing by identifying to a hardware parsing unit the document segment, a symbol table for the document and a location for storing state information regarding the parsing. Each segment is parsed in sequence, and the state information of the parsing is stored after each segment is completed, for retrieval when the next segment is to be parsed.

    摘要翻译: 一种用于执行XML文档的虚拟解析的方法和装置。 文档被分成多个段,其可以对应于包含文档,磁盘块,存储器页面等的部分的单独的分组。对于每个段,在XML加速器中操作的处理器通过向硬件解析单元标识文档来启动解析 段,文档的符号表和用于存储关于解析的状态信息的位置。 每个段按顺序进行解析,并且在每个段完成之后存储解析的状态信息,以便在下一个段被解析时进行检索。

    SIMPLE, RELIABLE, CORRECTIONLESS COMMUNICATION MECHANISM
    3.
    发明申请
    SIMPLE, RELIABLE, CORRECTIONLESS COMMUNICATION MECHANISM 有权
    简单,可靠,无差错的通信机制

    公开(公告)号:US20090080439A1

    公开(公告)日:2009-03-26

    申请号:US11860914

    申请日:2007-09-25

    IPC分类号: H04L12/56

    CPC分类号: G06F15/17356

    摘要: A server interconnect system includes a first server node operable to send and receive messages and a second server nodes operable to send and receive messages. The system further comprises a first interface unit in communication with the first server node and a second interface unit in communication with the second server node. The first interface unit has a first set of message send registers and a first set of message receive registers. Similarly, the second interface unit has a second set of message send registers and a second set of message receive registers. The server interconnect system also includes a communication switch that receives and routes a message from the first or second server nodes when either of the first or second registers indicates that a valid message is ready to be sent. A method implemented by the server interconnect system is also provided.

    摘要翻译: 服务器互连系统包括可操作以发送和接收消息的第一服务器节点和可操作以发送和接收消息的第二服务器节点。 该系统还包括与第一服务器节点通信的第一接口单元和与第二服务器节点通信的第二接口单元。 第一接口单元具有第一组消息发送寄存器和第一组消息接收寄存器。 类似地,第二接口单元具有第二组消息发送寄存器和第二组消息接收寄存器。 服务器互连系统还包括通信交换机,当第一或第二寄存器中的任一个指示有效消息准备好发送时,该通信交换机接收并路由来自第一或第二服务器节点的消息。 还提供了由服务器互连系统实现的方法。

    Method and apparatus for hardware XML acceleration
    4.
    发明申请
    Method and apparatus for hardware XML acceleration 有权
    用于硬件XML加速的方法和装置

    公开(公告)号:US20070113171A1

    公开(公告)日:2007-05-17

    申请号:US11272949

    申请日:2005-11-14

    IPC分类号: G06F17/00

    CPC分类号: G06F15/7842

    摘要: A method and apparatus for accelerating processing of a structured document. A hardware XML accelerator includes one or more processors (e.g., CMT processors), one or more hardware XML parser units, one or more cryptographic units and various interfaces (e.g., to memory, a network, a communication bus). An XML document may be processed in its entirety or may be parsed in segments (e.g., as it is received). A parser unit parses a document or segment character by character, validates characters, assembles tokens from the document, extracts data, generates token headers (to describe tokens and data) and forwards the token headers and data for consumption by an application. A cryptographic unit may enforce web security, XML security or some other security scheme, by providing encryption/decryption functionality, computing digital signatures, etc. Software processing, bus utilization and latencies (e.g., memory, bus) are greatly reduced, thereby providing significantly improved XML processing and security processing throughput.

    摘要翻译: 一种用于加速结构化文档处理的方法和装置。 硬件XML加速器包括一个或多个处理器(例如,CMT处理器),一个或多个硬件XML解析器单元,一个或多个密码单元和各种接口(例如,到存储器,网络,通信总线)。 XML文档可以被整体处理,或者可以被分段(例如,被接收)来解析。 解析器单元按字符逐个解析文档或段,验证字符,从文档汇编令牌,提取数据,生成令牌标题(描述令牌和数据),并转发令牌标题和数据以供应用程序消费。 加密单元可以通过提供加密/解密功能,计算数字签名等来实施Web安全性,XML安全性或某些其他安全性方案。软件处理,总线利用和延迟(例如,存储器,总线)大大降低,从而显着提供 改进的XML处理和安全处理吞吐量。

    METHOD AND APPARATUS FOR HARDWARE XML ACCELERATION
    5.
    发明申请
    METHOD AND APPARATUS FOR HARDWARE XML ACCELERATION 有权
    硬件XML加速的方法和装置

    公开(公告)号:US20100180195A1

    公开(公告)日:2010-07-15

    申请号:US12730869

    申请日:2010-03-24

    IPC分类号: G06F17/00

    CPC分类号: G06F15/7842

    摘要: A method and apparatus for accelerating processing of a structured document. A hardware XML accelerator includes one or more processors (e.g., CMT processors), one or more hardware XML parser units, one or more cryptographic units and various interfaces (e.g., to memory, a network, a communication bus). An XML document may be processed in its entirety or may be parsed in segments (e.g., as it is received). A parser unit parses a document or segment character by character, validates characters, assembles tokens from the document, extracts data, generates token headers (to describe tokens and data) and forwards the token headers and data for consumption by an application. A cryptographic unit may enforce web security, XML security or some other security scheme, by providing encryption/decryption functionality, computing digital signatures, etc. Software processing, bus utilization and latencies (e.g., memory, bus) are greatly reduced, thereby providing significantly improved XML processing and security processing throughput.

    摘要翻译: 一种用于加速结构化文档处理的方法和装置。 硬件XML加速器包括一个或多个处理器(例如,CMT处理器),一个或多个硬件XML解析器单元,一个或多个密码单元和各种接口(例如,到存储器,网络,通信总线)。 XML文档可以被整体处理,或者可以被分段(例如,被接收)来解析。 解析器单元按字符逐个解析文档或段,验证字符,从文档汇编令牌,提取数据,生成令牌标题(描述令牌和数据),并转发令牌标题和数据以供应用程序消费。 加密单元可以通过提供加密/解密功能,计算数字签名等来实施Web安全性,XML安全性或某些其他安全性方案。软件处理,总线利用和延迟(例如,存储器,总线)大大降低,从而显着提供 改进的XML处理和安全处理吞吐量。

    SIMPLE, EFFICIENT RDMA MECHANISM
    6.
    发明申请
    SIMPLE, EFFICIENT RDMA MECHANISM 审中-公开
    简单,高效的RDMA机制

    公开(公告)号:US20090083392A1

    公开(公告)日:2009-03-26

    申请号:US11860934

    申请日:2007-09-25

    IPC分类号: G06F15/167 G06F15/16

    CPC分类号: G06F13/28 H04L67/1097

    摘要: A server interconnect system for sending data includes a first server node and a second server node. Each server node is operable to send and receive data. The interconnect system also includes a first and second interface unit. The first interface unit is in communication with the first server node and has one or more RDMA doorbell registers. Similarly, the second interface unit is in communication with the second server node and has one or more RDMA doorbell registers. The system also includes a communication switch that is operable to receive and route data from the first or second server nodes using a RDMA read and/or an RDMA write when either of the first or second RDMA doorbell registers indicates that data is ready to be sent or received.

    摘要翻译: 用于发送数据的服务器互连系统包括第一服务器节点和第二服务器节点。 每个服务器节点可操作以发送和接收数据。 互连系统还包括第一和第二接口单元。 第一接口单元与第一服务器节点通信并具有一个或多个RDMA门铃寄存器。 类似地,第二接口单元与第二服务器节点通信并具有一个或多个RDMA门铃寄存器。 该系统还包括通信交换机,当第一或第二RDMA门铃寄存器中的任何一个指示数据准备好发送时,该通信交换机可操作以使用RDMA读取和/或RDMA写入从第一或第二服务器节点接收和路由数据 或收到。

    Hardware unit for parsing an XML document
    7.
    发明申请
    Hardware unit for parsing an XML document 有权
    用于解析XML文档的硬件单元

    公开(公告)号:US20070113222A1

    公开(公告)日:2007-05-17

    申请号:US11272843

    申请日:2005-11-14

    IPC分类号: G06F9/45 G06F17/00

    CPC分类号: G06F17/2705

    摘要: A hardware unit for parsing an XML document includes embedded logic or circuitry for accessing the document, decoding it to change a character set, validating individual characters of the document, extracting tokens, maintaining a symbol table and generating binary token headers to describe the document's structure and convey the document's data to an application. Tokenization, the process of identifying tokens and generating token headers, may be controlled by a finite state machine that recognizes XML delimiters in the document's markup and activates state transitions based on the current state and the recognized delimiter. The parser unit may be implemented within a hardware XML accelerator that includes a processor, a DMA engine, a cryptographic engine, memory (e.g., for storing a document, maintaining a symbol table) and various interfaces (e.g., network, memory, bus).

    摘要翻译: 用于解析XML文档的硬件单元包括用于访问文档的嵌入式逻辑或电路,对其进行解码以改变字符集,验证文档的各个字符,提取令牌,维护符号表以及生成二进制标记头来描述文档的结构 并将文档的数据传送到应用程序。 令牌化,识别令牌和生成令牌头的过程可以由识别文档标记中的XML定界符的有限状态机控制,并且基于当前状态和识别的分隔符激活状态转换。 解析器单元可以在包括处理器,DMA引擎,加密引擎,存储器(例如,用于存储文档,维护符号表)和各种接口(例如,网络,存储器,总线)的硬件XML加速器内实现, 。

    Programmable hardware finite state machine for facilitating tokenization of an XML document
    8.
    发明申请
    Programmable hardware finite state machine for facilitating tokenization of an XML document 有权
    可编程硬件有限状态机,用于促进XML文档的标记化

    公开(公告)号:US20070113170A1

    公开(公告)日:2007-05-17

    申请号:US11272762

    申请日:2005-11-14

    IPC分类号: G06F17/00

    摘要: A hardware finite state machine for facilitating the processing of an XML (Extensible Markup Language) document or other structured data stream. An accelerator is implemented in hardware to enable fast processing of a document (or a segment thereof). The accelerator includes a finite state machine that embodies a ternary CAM (Content-Addressable Memory) and associated RAM (Random Access Memory). Processing of the document is divided into multiple states, with each state transition defined by a markup delimiter that triggers the transition. The CAM is programmed with entries containing the processing states and, for each possible transition from that state, a pattern for matching delimiters that trigger the possible transitions. For a CAM entry matching the current processing state and a sequence of characters from the document, which may contain a delimiter, the associated RAM identifies the next state and any action to be taken (e.g., to shift the sequence of characters).

    摘要翻译: 一种用于促进XML(可扩展标记语言)文档或其他结构化数据流的处理的硬件有限状态机。 加速器在硬件中实现,以便能够快速处理文档(或其部分)。 加速器包括体现三元CAM(内容可寻址存储器)和相关RAM(随机存取存储器)的有限状态机。 文档的处理分为多个状态,每个状态转换由触发转换的标记分隔符定义。 使用包含处理状态的条目对CAM进行编程,并且对于从该状态的每个可能的转变,用于匹配定界符的模式来触发可能的转换。 对于与当前处理状态匹配的CAM条目和来自文档的可能包含分隔符的字符序列,相关联的RAM识别下一个状态和要采取的任何动作(例如,移动字符序列)。

    Programmable hardware finite state machine for facilitating tokenization of an XML document
    9.
    发明授权
    Programmable hardware finite state machine for facilitating tokenization of an XML document 有权
    可编程硬件有限状态机,用于促进XML文档的标记化

    公开(公告)号:US07596745B2

    公开(公告)日:2009-09-29

    申请号:US11272762

    申请日:2005-11-14

    IPC分类号: G06F17/00 G06F9/45 G06F13/00

    摘要: A hardware finite state machine for facilitating the processing of an XML (Extensible Markup Language) document or other structured data stream. An accelerator is implemented in hardware to enable fast processing of a document (or a segment thereof). The accelerator includes a finite state machine that embodies a ternary CAM (Content-Addressable Memory) and associated RAM (Random Access Memory). Processing of the document is divided into multiple states, with each state transition defined by a markup delimiter that triggers the transition. The CAM is programmed with entries containing the processing states and, for each possible transition from that state, a pattern for matching delimiters that trigger the possible transitions. For a CAM entry matching the current processing state and a sequence of characters from the document, which may contain a delimiter, the associated RAM identifies the next state and any action to be taken (e.g., to shift the sequence of characters).

    摘要翻译: 一种用于促进XML(可扩展标记语言)文档或其他结构化数据流的处理的硬件有限状态机。 加速器在硬件中实现,以便能够快速处理文档(或其部分)。 加速器包括体现三元CAM(内容可寻址存储器)和相关RAM(随机存取存储器)的有限状态机。 文档的处理分为多个状态,每个状态转换由触发转换的标记分隔符定义。 使用包含处理状态的条目对CAM进行编程,并且对于从该状态的每个可能的转变,用于匹配定界符的模式来触发可能的转换。 对于符合当前处理状态的CAM条目和来自文档的可能包含分隔符的字符序列,相关联的RAM识别下一个状态和要采取的任何动作(例如,移动字符序列)。

    Method and apparatus for virtualized XML parsing
    10.
    发明申请
    Method and apparatus for virtualized XML parsing 有权
    用于虚拟化XML解析的方法和装置

    公开(公告)号:US20070113172A1

    公开(公告)日:2007-05-17

    申请号:US11273351

    申请日:2005-11-14

    IPC分类号: G06F17/00 G06F15/00

    CPC分类号: G06F17/2247 G06F17/2229

    摘要: A method and apparatus for performing virtualized parsing of an XML document. A document is divided into multiple segments, which may correspond to separate packets containing portions of the document, disk blocks, memory pages, etc. For each segment, a processor operating within an XML accelerator initiates parsing by identifying to a hardware parsing unit the document segment, a symbol table for the document and a location for storing state information regarding the parsing. Each segment is parsed in sequence, and the state information of the parsing is stored after each segment is completed, for retrieval when the next segment is to be parsed.

    摘要翻译: 一种用于执行XML文档的虚拟解析的方法和装置。 文档被分成多个段,其可以对应于包含文档,磁盘块,存储器页面等的部分的单独的分组。对于每个段,在XML加速器中操作的处理器通过向硬件解析单元标识文档来启动解析 段,文档的符号表和用于存储关于解析的状态信息的位置。 每个段按顺序进行解析,并且在每个段完成之后存储解析的状态信息,以便在下一个段被解析时进行检索。