-
公开(公告)号:US11340786B2
公开(公告)日:2022-05-24
申请号:US17095221
申请日:2020-11-11
Applicant: Advanced Micro Devices, Inc.
Inventor: Tahsin Askar
IPC: G06F12/0802 , G06F3/06 , G06F1/12 , G11C7/22
Abstract: A shared data transfer clock is used among double data rate memory ranks. A memory controller processes incoming memory access commands destined for at least one of a plurality of double data rate memory ranks and determines when a target DDR memory rank is out of synchronization with respect to the shared data transfer clock and a memory clock. In response to determining that the target DDR memory rank is out of synchronization, the memory controller determines whether the non-target DDR memory rank is out-of-synchronization with respect to the shared data transfer clock and the memory clock, and issues a data transfer clock synchronization command to the target DDR memory rank in response to determining that the non-target DDR memory rank is out-of-synchronization with respect to the shared data transfer clock and the memory clock.
-
公开(公告)号:US20220057937A1
公开(公告)日:2022-02-24
申请号:US17095221
申请日:2020-11-11
Applicant: Advanced Micro Devices, Inc.
Inventor: Tahsin Askar
Abstract: A shared data transfer clock is used among double data rate memory ranks. A memory controller processes incoming memory access commands destined for at least one of a plurality of double data rate memory ranks and determines when a target DDR memory rank is out of synchronization with respect to the shared data transfer clock and a memory clock. In response to determining that the target DDR memory rank is out of synchronization, the memory controller determines whether the non-target DDR memory rank is out-of-synchronization with respect to the shared data transfer clock and the memory clock, and issues a data transfer clock synchronization command to the target DDR memory rank in response to determining that the non-target DDR memory rank is out-of-synchronization with respect to the shared data transfer clock and the memory clock.
-
公开(公告)号:US20250004651A1
公开(公告)日:2025-01-02
申请号:US18216109
申请日:2023-06-29
Applicant: Advanced Micro Devices, Inc.
Inventor: Kevin M. Brandl , Jean J. Chittilappilly , Tahsin Askar , James R. Magro
IPC: G06F3/06
Abstract: A memory accessing circuit includes a memory controller for scheduling accesses to a memory, and a physical interface circuit for driving signals to the memory according to scheduled accesses and having configuration data. The memory controller comprises a memory and is responsive to a low power mode entry signal to save the configuration data in the memory. The physical interface circuit removes operating power from circuitry in the physical interface circuit that stores the configuration data in response to the memory controller completing a save operation.
-
公开(公告)号:US20240112747A1
公开(公告)日:2024-04-04
申请号:US17957808
申请日:2022-09-30
Applicant: Advanced Micro Devices, Inc.
Inventor: Tahsin Askar , Naveen Davanam , Kedarnath Balakrishnan , Kevin M. Brandl , James R. Magro
IPC: G11C29/10
CPC classification number: G11C29/10
Abstract: A memory controller includes a first arbiter for selecting memory commands for dispatch to a memory over a first channel, a second arbiter for selecting memory commands for dispatch to the memory over a second channel, and a test circuit. The test circuit generates a respective testing sequence of read commands and write commands for each of the first channel and second channel, and causes the testing sequences to be transmitted over the first and second channels at least partially overlapping in time without selection by the first or second arbiters.
-
-
-