ENABLING OF FUNCTIONAL LOGIC IN IC USING THERMAL SEQUENCE ENABLING TEST

    公开(公告)号:US20210033660A1

    公开(公告)日:2021-02-04

    申请号:US16527146

    申请日:2019-07-31

    Abstract: An integrated circuit (IC) includes functional logic therein that can be enabled by application of a predefined thermal cycle. The IC includes an enabling fuse operatively coupled to the functional logic, the functional logic being disabled unless enabled by activation of the enabling fuse. A set of thermal sensors are arranged in a physically distributed manner through at least a portion of the IC. A test control macro operatively couples to the set of thermal sensors and the enabling fuse for activating the enabling fuse to enable the functional logic in response to application of a thermal cycle that causes the set of thermal sensors to sequentially experience a thermal condition matching a thermal sequence enabling test. A related method and system for applying the predefined thermal cycle are also provided.

    PROCESSOR WITH CONTENT ADDRESSABLE MEMORY (CAM) AND MONITOR COMPONENT

    公开(公告)号:US20170255471A1

    公开(公告)日:2017-09-07

    申请号:US15062302

    申请日:2016-03-07

    CPC classification number: G06F9/3832 G06F9/3808

    Abstract: Various embodiments include processors for processing operations. In some cases, a processor includes: an instruction fetch component configured to fetch processing instructions; an instruction cache component connected with the instruction fetch component, configured to store the processing instructions; an execution component connected with the instruction cache component, configured to execute the processing instructions; a monitor component connected with the execution component, configured to receive execution results from the processing instructions; and a content addressable memory (CAM) component connected with the instruction fetch component and the monitor component, wherein the monitor component stores a portion of the execution results in the CAM for subsequent use in bypassing the execution component.

    Integrated micro-peltier cooling components in silicon-on-insulator (SOI) layers
    3.
    发明授权
    Integrated micro-peltier cooling components in silicon-on-insulator (SOI) layers 有权
    在绝缘体上硅(SOI)层中的集成微帕尔图尔冷却组件

    公开(公告)号:US09299590B1

    公开(公告)日:2016-03-29

    申请号:US14743030

    申请日:2015-06-18

    Abstract: Various particular embodiments include a method of forming an integrated circuit (IC) device including: forming at least one thermoelectric cooling device over an upper surface of a handle wafer based upon a known location of an elevated temperature region in the IC device; forming a first oxide layer over the handle wafer covering the thermoelectric cooling device; forming a second oxide layer over a donor silicon wafer to form a donor wafer; bonding the donor wafer to the handle wafer at the first oxide layer and the second oxide layer, such that the second oxide layer contacts the first oxide layer on the handle wafer; and forming at least one semiconductor device over the donor silicon wafer side of the donor wafer, wherein the at least one thermoelectric cooling device is located proximate the at least one semiconductor device.

    Abstract translation: 各种具体实施例包括形成集成电路(IC)装置的方法,包括:基于IC器件中的升高温度区域的已知位置,在处理晶片的上表面上形成至少一个热电冷却装置; 在覆盖所述热电冷却装置的所述处理晶片上形成第一氧化物层; 在供体硅晶片上形成第二氧化物层以形成施主晶片; 在第一氧化物层和第二氧化物层处将施主晶片接合到处理晶片,使得第二氧化物层接触处理晶片上的第一氧化物层; 以及在施主晶片的供体硅晶片侧上形成至少一个半导体器件,其中所述至少一个热电冷却器件位于所述至少一个半导体器件附近。

Patent Agency Ranking