TUNABLE POLY RESISTORS FOR HYBRID REPLACEMENT GATE TECHNOLOGY AND METHODS OF MANUFACTURING
    1.
    发明申请
    TUNABLE POLY RESISTORS FOR HYBRID REPLACEMENT GATE TECHNOLOGY AND METHODS OF MANUFACTURING 审中-公开
    混合替代浇口技术及其制造方法的可调聚合电阻

    公开(公告)号:US20150228708A1

    公开(公告)日:2015-08-13

    申请号:US14176746

    申请日:2014-02-10

    Abstract: A poly resistor manufacturing method which allows resistor targeting and/or tuning by process rather than by design is disclosed. Embodiments include forming a high-k dielectric on a STI layer; forming a Ti layer on the high-k dielectric; forming a dummy Si layer on the TiN layer; forming spacers at opposite sides of the high-k dielectric, TiN, and dummy Si layers; forming an ILD surrounding the spacers; removing a portion of the dummy Si layer adjacent to each spacer, down to the TiN layer, to form a metal resistor end region; filling each metal resistor end region with a pWF stack; recessing the dummy Si layer between the pWF stacks; forming a TiN hardmask over the ILD, the spacers, the pWF stacks, and the recessed dummy Si layer; forming a nWF stack over the TiN hardmask; and planarizing the nWF metal stack and the TiN hardmask down to the ILD.

    Abstract translation: 公开了一种通过工艺而不是通过设计来实现电阻器靶向和/或调谐的多电阻器制造方法。 实施方式包括在STI层上形成高k电介质; 在高k电介质上形成Ti层; 在TiN层上形成虚拟Si层; 在高k电介质,TiN和虚拟Si层的相对侧形成间隔物; 形成围绕所述间隔物的ILD; 去除与每个间隔物相邻的虚拟Si层的一部分,直到TiN层,以形成金属电阻器端区; 用pWF堆叠填充每个金属电阻器端部区域; 在pWF堆叠之间凹陷虚拟Si层; 在ILD上形成TiN硬掩模,间隔物,pWF堆叠和凹陷的虚设Si层; 在TiN硬掩模上形成nWF堆叠; 并将nWF金属堆叠和TiN硬掩模平面化到ILD。

Patent Agency Ranking