Performance enhancement in transistors by providing a graded embedded strain-inducing semiconductor region with adapted angles with respect to the substrate surface
    1.
    发明授权
    Performance enhancement in transistors by providing a graded embedded strain-inducing semiconductor region with adapted angles with respect to the substrate surface 有权
    通过提供相对于衬底表面具有适当角度的分级嵌入式应变诱导半导体区域来提高晶体管的性能

    公开(公告)号:US08853752B2

    公开(公告)日:2014-10-07

    申请号:US13661188

    申请日:2012-10-26

    Abstract: In sophisticated semiconductor devices, transistors may be formed on the basis of an efficient strain-inducing mechanism by using an embedded strain-inducing semiconductor alloy. The strain-inducing semiconductor material may be provided as a graded material with a smooth strain transfer into the neighboring channel region in order to reduce the number of lattice defects and provide enhanced strain conditions, which in turn directly translate into superior transistor performance. The superior architecture of the graded strain-inducing semiconductor material may be accomplished by selecting appropriate process parameters during the selective epitaxial growth process without contributing to additional process complexity.

    Abstract translation: 在复杂的半导体器件中,可以通过使用嵌入式应变诱导半导体合金,在有效的应变诱导机制的基础上形成晶体管。 应变诱导半导体材料可以被提供为具有平滑应变转移到相邻沟道区域中的渐变材料,以便减少晶格缺陷的数量并且提供增强的应变条件,这进而直接转化为优异的晶体管性能。 分级应变诱导半导体材料的优越结构可以通过在选择性外延生长工艺期间选择合适的工艺参数而不造成额外的工艺复杂性来实现。

    FinFET device with enlarged channel regions

    公开(公告)号:US10134730B2

    公开(公告)日:2018-11-20

    申请号:US15642507

    申请日:2017-07-06

    Abstract: A method of manufacturing a semiconductor device includes providing a semiconductor layer, forming a plurality of semiconductor fins on a surface of the semiconductor layer extending in parallel to each other along a first direction parallel to the surface of the semiconductor layer, and forming a plurality of gate electrodes comprising longitudinal portions extending parallel to the semiconductor fins along the first direction.

    INTEGRATED CIRCUITS AND METHODS FOR FABRICATING INTEGRATED CIRCUITS
    4.
    发明申请
    INTEGRATED CIRCUITS AND METHODS FOR FABRICATING INTEGRATED CIRCUITS 审中-公开
    集成电路及其集成电路的制作方法

    公开(公告)号:US20160064286A1

    公开(公告)日:2016-03-03

    申请号:US14476031

    申请日:2014-09-03

    Abstract: Methods for fabricating integrated circuits and components thereof are provided. In accordance with an exemplary embodiment, a method for fabricating an integrated circuit is provided. The method includes providing a semiconductor substrate with a first gate structure and a second gate structure and a shallow trench isolation region outside of the first and second gate structures, depositing a mask on the first gate structure, and depositing a protection layer on the shallow trench isolation region to embed a STI protective cap.

    Abstract translation: 提供了制造集成电路及其部件的方法。 根据示例性实施例,提供了一种用于制造集成电路的方法。 该方法包括在第一和第二栅极结构之外提供具有第一栅极结构和第二栅极结构以及浅沟槽隔离区域的半导体衬底,在第一栅极结构上沉积掩模,以及在浅沟槽上沉积保护层 隔离区域嵌入STI保护帽。

    Method for growing strain-inducing materials in CMOS circuits in a gate first flow
    7.
    发明授权
    Method for growing strain-inducing materials in CMOS circuits in a gate first flow 有权
    在栅极第一流中在CMOS电路中增长应变诱导材料的方法

    公开(公告)号:US08779525B2

    公开(公告)日:2014-07-15

    申请号:US13772401

    申请日:2013-02-21

    CPC classification number: H01L21/823807 H01L21/823828

    Abstract: A complementary metal oxide semiconductor (CMOS) circuit incorporating a substrate and a gate wire over the substrate. The substrate comprises an n-type field effect transistor (n-FET) region, a p-type field effect transistor (p-FET) region and an isolation region disposed between the n-FET and p-FET regions. The gate wire comprises an n-FET gate, a p-FET gate, and gate material extending transversely from the n-FET gate across the isolation region to the p-FET gate. A first conformal insulator covers the gate wire and a second conformal insulator is on the first conformal insulator positioned over the p-FET gate without extending laterally over the n-FET gate. Straining regions for producing different types of strain are formed in recess etched into the n-FET and p-FET regions of the substrate.

    Abstract translation: 在衬底上并入衬底和栅极线的互补金属氧化物半导体(CMOS)电路。 衬底包括n型场效应晶体管(n-FET)区域,p型场效应晶体管(p-FET)区域和设置在n-FET和p-FET区域之间的隔离区域。 栅极线包括n-FET栅极,p-FET栅极和从跨越隔离区域的n-FET栅极横向延伸到p-FET栅极的栅极材料。 第一共形绝缘体覆盖栅极线,并且第二共形绝缘体位于位于p-FET栅极上方的第一共形绝缘体上,而不横向延伸穿过n-FET栅极。 用于产生不同类型应变的应变区形成在蚀刻到衬底的n-FET和p-FET区中的凹槽中。

    PERFORMANCE ENHANCEMENT IN TRANSISTORS BY PROVIDING A GRADED EMBEDDED STRAIN-INDUCING SEMICONDUCTOR REGION WITH ADAPTED ANGLES WITH RESPECT TO THE SUBSTRATE SURFACE
    8.
    发明申请
    PERFORMANCE ENHANCEMENT IN TRANSISTORS BY PROVIDING A GRADED EMBEDDED STRAIN-INDUCING SEMICONDUCTOR REGION WITH ADAPTED ANGLES WITH RESPECT TO THE SUBSTRATE SURFACE 有权
    通过提供相对于基板表面的具有适配角的分级嵌入式应变诱导半导体区域在晶体管中的性能增强

    公开(公告)号:US20140117417A1

    公开(公告)日:2014-05-01

    申请号:US13661188

    申请日:2012-10-26

    Abstract: In sophisticated semiconductor devices, transistors may be formed on the basis of an efficient strain-inducing mechanism by using an embedded strain-inducing semiconductor alloy. The strain-inducing semiconductor material may be provided as a graded material with a smooth strain transfer into the neighboring channel region in order to reduce the number of lattice defects and provide enhanced strain conditions, which in turn directly translate into superior transistor performance. The superior architecture of the graded strain-inducing semiconductor material may be accomplished by selecting appropriate process parameters during the selective epitaxial growth process without contributing to additional process complexity.

    Abstract translation: 在复杂的半导体器件中,可以通过使用嵌入式应变诱导半导体合金,在有效的应变诱导机制的基础上形成晶体管。 应变诱导半导体材料可以被提供为具有平滑应变转移到相邻沟道区域中的渐变材料,以便减少晶格缺陷的数量并且提供增强的应变条件,这进而直接转化为优异的晶体管性能。 分级应变诱导半导体材料的优越结构可以通过在选择性外延生长工艺期间选择合适的工艺参数而不造成额外的工艺复杂性来实现。

    METHOD FOR GROWING STRAIN-INDUCING MATERIALS IN CMOS CIRCUITS IN A GATE FIRST FLOW
    9.
    发明申请
    METHOD FOR GROWING STRAIN-INDUCING MATERIALS IN CMOS CIRCUITS IN A GATE FIRST FLOW 有权
    在门电路第一流程中生长应变诱导材料的方法

    公开(公告)号:US20130161759A1

    公开(公告)日:2013-06-27

    申请号:US13772401

    申请日:2013-02-21

    CPC classification number: H01L21/823807 H01L21/823828

    Abstract: A complementary metal oxide semiconductor (CMOS) circuit incorporating a substrate and a gate wire over the substrate. The substrate comprises an n-type field effect transistor (n-FET) region, a p-type field effect transistor (p-FET) region and an isolation region disposed between the n-FET and p-FET regions. The gate wire comprises an n-FET gate, a p-FET gate, and gate material extending transversely from the n-FET gate across the isolation region to the p-FET gate. A first conformal insulator covers the gate wire and a second conformal insulator is on the first conformal insulator positioned over the p-FET gate without extending laterally over the n-FET gate. Straining regions for producing different types of strain are formed in recess etched into the n-FET and p-FET regions of the substrate.

    Abstract translation: 在衬底上并入衬底和栅极线的互补金属氧化物半导体(CMOS)电路。 衬底包括n型场效应晶体管(n-FET)区域,p型场效应晶体管(p-FET)区域和设置在n-FET和p-FET区域之间的隔离区域。 栅极线包括n-FET栅极,p-FET栅极和从跨越隔离区域的n-FET栅极横向延伸到p-FET栅极的栅极材料。 第一共形绝缘体覆盖栅极线,并且第二共形绝缘体位于位于p-FET栅极上方的第一共形绝缘体上,而不横向延伸穿过n-FET栅极。 用于产生不同类型应变的应变区形成在蚀刻到衬底的n-FET和p-FET区中的凹槽中。

Patent Agency Ranking