-
公开(公告)号:US20240088157A1
公开(公告)日:2024-03-14
申请号:US17942233
申请日:2022-09-12
Applicant: GlobalFoundries U.S. Inc.
Inventor: Michel Abou-Khalil , Steven M. Shank , Sarah McTaggart , Aaron Vallett , Rajendran Krishnasamy , Megan Lydon-Nuhfer
IPC: H01L27/12 , H01L21/762 , H01L21/84
CPC classification number: H01L27/1203 , H01L21/76286 , H01L21/84
Abstract: Semiconductor device structures with device isolation and methods of forming a semiconductor device structure with device isolation. The structure comprises a semiconductor substrate, a first semiconductor layer on the semiconductor substrate, a second semiconductor layer in a cavity in the first semiconductor layer, and a device structure including a doped region in the second semiconductor layer. The first semiconductor layer comprises a porous semiconductor material, and the second semiconductor layer comprises a single-crystal semiconductor material.
-
公开(公告)号:US12230673B2
公开(公告)日:2025-02-18
申请号:US17708561
申请日:2022-03-30
Applicant: GlobalFoundries U.S. Inc.
Inventor: Michel Abou-Khalil , Steven M. Shank , Aaron Vallett , Sarah McTaggart , Rajendran Krishnasamy
IPC: H01L29/06 , H01L29/10 , H01L29/423
Abstract: Semiconductor structures including electrical isolation and methods of forming a semiconductor structure including electrical isolation. The structure includes a semiconductor substrate having a first surface, a recess in the first surface, and a second surface inside the first recess. The structure further includes a shallow trench isolation region extending from the first surface into the semiconductor substrate. The shallow trench isolation region is positioned to surround an active device region including the recess. A field-effect transistor includes a gate electrode positioned on a portion of the second surface.
-
公开(公告)号:US20220190145A1
公开(公告)日:2022-06-16
申请号:US17120916
申请日:2020-12-14
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Sarah McTaggart , Qizhi Liu , Vibhor Jain , Mark Levy , Paula Fisher , James R. Elliott
IPC: H01L29/737 , H01L29/66
Abstract: Device structures and fabrication methods for heterojunction bipolar transistors. Trench isolation regions are positioned in a semiconductor substrate to define active regions. A base layer includes first sections that are respectively positioned over the active regions and second sections that are respectively positioned over the trench isolation regions. Emitter fingers are respectively positioned on the first sections of the base layer. The first sections of the base layer include single-crystal semiconductor material, and the second sections of the base layer include polycrystalline semiconductor material. The second sections of the base layer are spaced in a vertical direction from the trench isolation regions to define a first cavity that extends about a perimeter of the base layer and second cavities that are connected to the first cavity.
-
公开(公告)号:US20230317776A1
公开(公告)日:2023-10-05
申请号:US17708561
申请日:2022-03-30
Applicant: GlobalFoundries U.S. Inc.
Inventor: Michel Abou-Khalil , Steven M. Shank , Aaron Vallett , Sarah McTaggart , Rajendran Krishnasamy
IPC: H01L29/06 , H01L29/423 , H01L29/10
CPC classification number: H01L29/0649 , H01L29/4236 , H01L29/1087
Abstract: Semiconductor structures including electrical isolation and methods of forming a semiconductor structure including electrical isolation. The structure includes a semiconductor substrate having a first surface, a recess in the first surface, and a second surface inside the first recess. The structure further includes a shallow trench isolation region extending from the first surface into the semiconductor substrate. The shallow trench isolation region is positioned to surround an active device region including the recess. A field-effect transistor includes a gate electrode positioned on a portion of the second surface.
-
公开(公告)号:US11362201B1
公开(公告)日:2022-06-14
申请号:US17120916
申请日:2020-12-14
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Sarah McTaggart , Qizhi Liu , Vibhor Jain , Mark Levy , Paula Fisher , James R. Elliott
IPC: H01L29/737 , H01L29/66
Abstract: Device structures and fabrication methods for heterojunction bipolar transistors. Trench isolation regions are positioned in a semiconductor substrate to define active regions. A base layer includes first sections that are respectively positioned over the active regions and second sections that are respectively positioned over the trench isolation regions. Emitter fingers are respectively positioned on the first sections of the base layer. The first sections of the base layer include single-crystal semiconductor material, and the second sections of the base layer include polycrystalline semiconductor material. The second sections of the base layer are spaced in a vertical direction from the trench isolation regions to define a first cavity that extends about a perimeter of the base layer and second cavities that are connected to the first cavity.
-
-
-
-