Polysilicon control etch back indicator
    1.
    发明授权
    Polysilicon control etch back indicator 失效
    多晶硅控制回蚀指示器

    公开(公告)号:US08471368B2

    公开(公告)日:2013-06-25

    申请号:US13431551

    申请日:2012-03-27

    IPC分类号: H01L29/06

    摘要: This invention discloses a semiconductor wafer for manufacturing electronic circuit thereon. The semiconductor substrate further includes an etch-back indicator that includes trenches of different sizes having polysilicon filled in the trenches and then completely removed from some of the trenches of greater planar trench dimensions and the polysilicon still remaining in a bottom portion in some of the trenches having smaller planar trench dimensions.

    摘要翻译: 本发明公开了一种用于在其上制造电子电路的半导体晶片。 半导体衬底还包括回蚀指示器,其包括不同尺寸的沟槽,其具有填充在沟槽中的多晶硅,然后从更大的平面沟槽尺寸的一些沟槽中完全去除,并且多晶硅仍保留在一些沟槽中的底部 具有较小的平面沟槽尺寸。

    Processes for manufacturing MOSFET devices with excessive round-hole shielded gate trench (SGT)
    2.
    发明申请
    Processes for manufacturing MOSFET devices with excessive round-hole shielded gate trench (SGT) 有权
    用于制造具有过多圆形屏蔽栅极沟槽(SGT)的MOSFET器件的工艺

    公开(公告)号:US20090148995A1

    公开(公告)日:2009-06-11

    申请号:US12378040

    申请日:2009-02-09

    IPC分类号: H01L21/336

    摘要: This invention discloses an improved method for manufacturing a trenched metal oxide semiconductor field effect transistor (MOSFET) device. The method includes a step of opening a trench in substrate and covering trench walls of the trench with a linen layer followed by removing a portion of the linen layer from a bottom portion of the trench. The method further includes a step of opening a round hole by applying an isotropic substrate etch on the bottom portion of the trench with the round hole extending laterally from the trench walls. The method further includes a step of filling the trench and the round hole at the bottom of the trench with a gate material followed by applying a time etch to removed the gate material from a top portion of the trench whereby the gate material only filling the round hole up to a lateral expansion point of the round hole.

    摘要翻译: 本发明公开了一种用于制造沟槽金属氧化物半导体场效应晶体管(MOSFET)器件的改进方法。 该方法包括在衬底中打开沟槽并且用亚麻层覆盖沟槽的沟槽壁,然后从沟槽的底部去除一部分亚麻层的步骤。 该方法还包括通过在沟槽的底部施加各向同性的基底蚀刻来打开圆孔的步骤,其中圆形孔从沟槽壁横向延伸。 该方法还包括用栅极材料填充沟槽底部的沟槽和圆孔,然后施加时间蚀刻以从沟槽的顶部去除栅极材料的步骤,由此栅极材料仅填充圆形 孔直到圆孔的侧向膨胀点。

    Processes for manufacturing MOSFET devices with excessive round-hole shielded gate trench (SGT)
    3.
    发明授权
    Processes for manufacturing MOSFET devices with excessive round-hole shielded gate trench (SGT) 有权
    用于制造具有过多圆形屏蔽栅极沟槽(SGT)的MOSFET器件的工艺

    公开(公告)号:US07932148B2

    公开(公告)日:2011-04-26

    申请号:US12378040

    申请日:2009-02-09

    IPC分类号: H01L21/336

    摘要: This invention discloses an improved trenched metal oxide semiconductor field effect transistor (MOSFET) device that includes a trenched gate surrounded by a source region encompassed in a body region above a drain region disposed on a bottom surface of a substrate. The MOSFET cell further includes a shielded gate trench (SGT) structure below and insulated from the trenched gate. The SGT structure is formed substantially as a round hole having a lateral expansion extended beyond the trench gate and covered by a dielectric liner layer filled with a trenched gate material. The round hole is formed by an isotropic etch at the bottom of the trenched gate and is insulated from the trenched gate by an oxide insulation layer. The round hole has a lateral expansion beyond the trench walls and the lateral expansion serves as a vertical alignment landmark for controlling the depth of the trenched gate. The MOSFET device has a reduced gate to drain capacitance Cgd depending on the controllable depth of the trenched gate disposed above the SGT structure formed as a round hole below the trenched gate.

    摘要翻译: 本发明公开了一种改进的沟槽金属氧化物半导体场效应晶体管(MOSFET)器件,其包括被包围在设置在衬底的底表面上的漏区以上的体区中的源极区包围的沟槽栅。 MOSFET单元进一步包括屏蔽栅极沟槽(SGT)结构,并且与沟槽栅极绝缘。 SGT结构基本上形成为具有延伸超过沟槽栅极并且被填充有沟槽栅极材料的介电衬垫层覆盖的横向膨胀的圆孔。 圆形孔通过在沟槽底部的各向同性蚀刻形成,并且通过氧化物绝缘层与沟槽栅极绝缘。 圆孔具有超出沟槽壁的横向膨胀,并且横向膨胀用作用于控制沟槽浇口的深度的垂直对准界标。 MOSFET器件具有减小的栅极到漏极电容Cgd,这取决于设置在形成为沟槽栅极下方的圆孔的SGT结构之上的沟槽栅极的可控深度。

    Excessive round-hole shielded gate trench (SGT) MOSFET devices and manufacturing processes
    4.
    发明授权
    Excessive round-hole shielded gate trench (SGT) MOSFET devices and manufacturing processes 有权
    过多的圆孔屏蔽栅沟槽(SGT)MOSFET器件和制造工艺

    公开(公告)号:US07492005B2

    公开(公告)日:2009-02-17

    申请号:US11321957

    申请日:2005-12-28

    IPC分类号: H01L29/76

    摘要: This invention discloses an improved trenched metal oxide semiconductor field effect transistor (MOSFET) device that includes a trenched gate surrounded by a source region encompassed in a body region above a drain region disposed on a bottom surface of a substrate. The MOSFET cell further includes a shielded gate trench (SGT) structure below and insulated from the trenched gate. The SGT structure is formed substantially as a round hole having a lateral expansion extended beyond the trench gate and covered by a dielectric liner layer filled with a trenched gate material. The round hole is formed by an isotropic etch at the bottom of the trenched gate and is insulated from the trenched gate by an oxide insulation layer. The round hole has a lateral expansion beyond the trench walls and the lateral expansion serves as a vertical alignment landmark for controlling the depth of the trenched gate. The MOSFET device has a reduced gate to drain capacitance Cgd depending on the controllable depth of the trenched gate disposed above the SGT structure formed as a round hole below the trenched gate.

    摘要翻译: 本发明公开了一种改进的沟槽金属氧化物半导体场效应晶体管(MOSFET)器件,其包括被包围在设置在衬底的底表面上的漏区以上的体区中的源极区包围的沟槽栅极。 MOSFET单元进一步包括屏蔽栅极沟槽(SGT)结构,并且与沟槽栅极绝缘。 SGT结构基本上形成为具有延伸超过沟槽栅极并且被填充有沟槽栅极材料的介电衬垫层覆盖的横向膨胀的圆孔。 圆形孔通过在沟槽底部的各向同性蚀刻形成,并且通过氧化物绝缘层与沟槽栅极绝缘。 圆孔具有超出沟槽壁的横向膨胀,并且横向膨胀用作用于控制沟槽浇口的深度的垂直对准界标。 MOSFET器件具有减小的栅极到漏极电容Cgd,这取决于设置在形成为沟槽栅极下方的圆孔的SGT结构之上的沟槽栅极的可控深度。

    Polysilicon control etch-back indicator
    5.
    发明授权
    Polysilicon control etch-back indicator 有权
    多晶硅控制回蚀指示器

    公开(公告)号:US08193061B2

    公开(公告)日:2012-06-05

    申请号:US13066583

    申请日:2011-04-18

    IPC分类号: H01L21/336

    摘要: This invention discloses a semiconductor wafer for manufacturing electronic circuit thereon. The semiconductor substrate further includes an etch-back indicator that includes trenches of different sizes having polysilicon filled in the trenches and then completely removed from some of the trenches of greater planar trench dimensions and the polysilicon still remaining in a bottom portion in some of the trenches having smaller planar trench dimensions.

    摘要翻译: 本发明公开了一种用于在其上制造电子电路的半导体晶片。 半导体衬底还包括回蚀指示器,其包括不同尺寸的沟槽,其具有填充在沟槽中的多晶硅,然后从更大的平面沟槽尺寸的一些沟槽中完全去除,并且多晶硅仍保留在一些沟槽中的底部 具有较小的平面沟槽尺寸。

    Polysilicon control etch-back indicator
    6.
    发明授权
    Polysilicon control etch-back indicator 有权
    多晶硅控制回蚀指示器

    公开(公告)号:US07632733B2

    公开(公告)日:2009-12-15

    申请号:US11413248

    申请日:2006-04-29

    IPC分类号: H01L21/336

    摘要: This invention discloses a semiconductor wafer for manufacturing electronic circuit thereon. The semiconductor substrate further includes an etch-back indicator that includes trenches of different sizes having polysilicon filled in the trenches and then completely removed from some of the trenches of greater planar trench dimensions and the polysilicon still remaining in a bottom portion in some of the trenches having smaller planar trench dimensions.

    摘要翻译: 本发明公开了一种用于在其上制造电子电路的半导体晶片。 半导体衬底还包括回蚀指示器,其包括不同尺寸的沟槽,其具有填充在沟槽中的多晶硅,然后从更大的平面沟槽尺寸的一些沟槽中完全去除,并且多晶硅仍保留在一些沟槽中的底部 具有较小的平面沟槽尺寸。

    Polysilicon control etch-back indicator
    7.
    发明申请
    Polysilicon control etch-back indicator 有权
    多晶硅控制回蚀指示器

    公开(公告)号:US20070252197A1

    公开(公告)日:2007-11-01

    申请号:US11413248

    申请日:2006-04-29

    IPC分类号: H01L29/94 H01L29/76 H01L31/00

    摘要: This invention discloses a semiconductor wafer for manufacturing electronic circuit thereon. The semiconductor substrate further includes an etch-back indicator that includes trenches of different sizes having polysilicon filled in the trenches and then completely removed from some of the trenches of greater planar trench dimensions and the polysilicon still remaining in a bottom portion in some of the trenches having smaller planar trench dimensions.

    摘要翻译: 本发明公开了一种用于在其上制造电子电路的半导体晶片。 半导体衬底还包括回蚀指示器,其包括不同尺寸的沟槽,其具有填充在沟槽中的多晶硅,然后从更大的平面沟槽尺寸的一些沟槽中完全去除,并且多晶硅仍保留在一些沟槽中的底部 具有较小的平面沟槽尺寸。

    Polysilicon control etch-back indicator
    8.
    发明申请
    Polysilicon control etch-back indicator 有权
    多晶硅控制回蚀指示器

    公开(公告)号:US20110198588A1

    公开(公告)日:2011-08-18

    申请号:US13066583

    申请日:2011-04-18

    IPC分类号: H01L29/78 H01L21/336

    摘要: This invention discloses a semiconductor wafer for manufacturing electronic circuit thereon. The semiconductor substrate further includes an etch-back indicator that includes trenches of different sizes having polysilicon filled in the trenches and then completely removed from some of the trenches of greater planar trench dimensions and the polysilicon still remaining in a bottom portion in some of the trenches having smaller planar trench dimensions.

    摘要翻译: 本发明公开了一种用于在其上制造电子电路的半导体晶片。 半导体衬底还包括回蚀指示器,其包括不同尺寸的沟槽,其具有填充在沟槽中的多晶硅,然后从更大的平面沟槽尺寸的一些沟槽中完全去除,并且多晶硅仍保留在一些沟槽中的底部 具有较小的平面沟槽尺寸。

    Polysilicon control etch-back indicator
    9.
    发明申请
    Polysilicon control etch-back indicator 有权
    多晶硅控制回蚀指示器

    公开(公告)号:US20100084707A1

    公开(公告)日:2010-04-08

    申请号:US12653130

    申请日:2009-12-09

    摘要: This invention discloses a semiconductor wafer for manufacturing electronic circuit thereon. The semiconductor substrate further includes an etch-back indicator that includes trenches of different sizes having polysilicon filled in the trenches and then completely removed from some of the trenches of greater planar trench dimensions and the polysilicon still remaining in a bottom portion in some of the trenches having smaller planar trench dimensions.

    摘要翻译: 本发明公开了一种用于在其上制造电子电路的半导体晶片。 半导体衬底还包括回蚀指示器,其包括不同尺寸的沟槽,其具有填充在沟槽中的多晶硅,然后从更大的平面沟槽尺寸的一些沟槽中完全去除,并且多晶硅仍保留在一些沟槽中的底部 具有较小的平面沟槽尺寸。

    POLYSILICON CONTROL ETCH BACK INDICATOR
    10.
    发明申请
    POLYSILICON CONTROL ETCH BACK INDICATOR 失效
    多晶硅控制回退指示器

    公开(公告)号:US20120193631A1

    公开(公告)日:2012-08-02

    申请号:US13431551

    申请日:2012-03-27

    IPC分类号: H01L29/78

    摘要: This invention discloses a semiconductor wafer for manufacturing electronic circuit thereon. The semiconductor substrate further includes an etch-back indicator that includes trenches of different sizes having polysilicon filled in the trenches and then completely removed from some of the trenches of greater planar trench dimensions and the polysilicon still remaining in a bottom portion in some of the trenches having smaller planar trench dimensions.

    摘要翻译: 本发明公开了一种用于在其上制造电子电路的半导体晶片。 半导体衬底还包括回蚀指示器,其包括不同尺寸的沟槽,其具有填充在沟槽中的多晶硅,然后从更大的平面沟槽尺寸的一些沟槽中完全去除,并且多晶硅仍保留在一些沟槽中的底部 具有较小的平面沟槽尺寸。