-
公开(公告)号:US11489112B2
公开(公告)日:2022-11-01
申请号:US16641582
申请日:2017-09-28
Applicant: INTEL CORPORATION
Inventor: Namrata S. Asuri , Oleg Golonzka , Nathan Strutt , Patrick J. Hentges , Trinh T. Van , Hiten Kothari , Ameya S. Chaudhari , Matthew J. Andrus , Timothy E. Glassman , Dragos Seghete , Christopher J. Wiegand , Daniel G. Ouellette
IPC: H01L45/00 , H01L23/528 , H01L27/24
Abstract: An apparatus, includes an interconnect, including a conductive material, above a substrate and a resistive random access memory (RRAM) device coupled to the interconnect. The RRAM device includes an electrode structure above the interconnect, where an upper portion of the electrode structure has a first width. The RRAM device further includes a switching layer on the electrode structure, where the switching layer has the first width and an oxygen exchange layer, having a second width less than the first width, on a portion of the switching layer. The RRAM device further includes a top electrode above the oxygen exchange layer, where the top electrode has the second width and an encapsulation layer on a portion of the switching layer, where the switching layer extends along a sidewall of the oxygen exchange layer.