-
公开(公告)号:US11211934B2
公开(公告)日:2021-12-28
申请号:US17028923
申请日:2020-09-22
Applicant: Intel Corporation
Inventor: Praveen Mosalikanti , Qi Wang , Mark L. Neidengard , Vaughn J. Grossnickle , Nasser A. Kurd
Abstract: An apparatus is provided which comprises: a frequency locked loop (FLL) comprising an oscillator including a plurality of delay stages, wherein an output of each delay stage is counted to determine a frequency of the FLL; and one or more circuitries coupled to the FLL to adjust a power supply to the FLL according to the determined frequency of the FLL.
-
公开(公告)号:US20190296747A1
公开(公告)日:2019-09-26
申请号:US15933235
申请日:2018-03-22
Applicant: Intel Corporation
Inventor: Praveen Mosalikanti , Qi Wang , Mark L. Neidengard , Vaughn J. Grossnickle , Nasser A. Kurd
Abstract: An apparatus is provided which comprises: a frequency locked loop (FLL) comprising an oscillator including a plurality of delay stages, wherein an output of each delay stage is counted to determine a frequency of the FLL; and one or more circuitries coupled to the FLL to adjust a power supply to the FLL according to the determined frequency of the FLL.
-
公开(公告)号:US10790832B2
公开(公告)日:2020-09-29
申请号:US15933235
申请日:2018-03-22
Applicant: Intel Corporation
Inventor: Praveen Mosalikanti , Qi Wang , Mark L. Neidengard , Vaughn J. Grossnickle , Nasser A. Kurd
Abstract: An apparatus is provided which comprises: a frequency locked loop (FLL) comprising an oscillator including a plurality of delay stages, wherein an output of each delay stage is counted to determine a frequency of the FLL; and one or more circuitries coupled to the FLL to adjust a power supply to the FLL according to the determined frequency of the FLL.
-
公开(公告)号:US20210083678A1
公开(公告)日:2021-03-18
申请号:US17028923
申请日:2020-09-22
Applicant: Intel Corporation
Inventor: Praveen Mosalikanti , Qi Wang , Mark L. Neidengard , Vaughn J. Grossnickle , Nasser A. Kurd
Abstract: An apparatus is provided which comprises: a frequency locked loop (FLL) comprising an oscillator including a plurality of delay stages, wherein an output of each delay stage is counted to determine a frequency of the FLL; and one or more circuitries coupled to the FLL to adjust a power supply to the FLL according to the determined frequency of the FLL.
-
-
-