-
公开(公告)号:US20220358061A1
公开(公告)日:2022-11-10
申请号:US17873035
申请日:2022-07-25
Applicant: Intel Corporation
Inventor: Jai Ram SILIVERI , Pooja K. JADHAV , Sampath DAKSHINAMURTHY , Mohammad M. RASHID , Lohit YERVA
IPC: G06F13/16
Abstract: In a memory subsystem, a physical interface (PHY) has an unmatched architecture. To compensate for the unmatched architecture, the PHY has variable delay compensation to adjust for propagation mismatch of analog signals in the data (DQ) path and data strobe (DQS) path of the PHY. The variable delay compensation can be provided by adjusting the operation of a digital component of the PHY to introduce the delay compensation.