摘要:
A self-refresh test circuit includes a test clock generation unit, a pulse generation unit, a period signal selection unit, and a self-refresh pulse control unit. The test clock generation unit divides a clock signal to generate a plurality of divided clock signals having different periods when a test enable signal is enabled, and outputs one of the plurality of divided clock signals as a selected clock signal. The pulse generation unit generates a test period signal in response to the selected clock signal. The period signal selection unit outputs one of the test period signal and a self-refresh period signal as a selected period signal. The self-refresh pulse control unit generates a self-refresh pulse in response to a self-refresh exit signal and the selected period signal.
摘要:
A self refresh pulse generation circuit includes a control signal generator configured to generate a control signal asserted for an initial period of a self refresh mode, and a self refresh pulse generator configured to generate a self refresh pulse having a period controlled in response to the control signal, in the self refresh mode.
摘要:
A self-refresh test circuit includes a test clock generation unit, a pulse generation unit, a period signal selection unit, and a self-refresh pulse control unit. The test clock generation unit divides a clock signal to generate a plurality of divided clock signals having different periods when a test enable signal is enabled, and outputs one of the plurality of divided clock signals as a selected clock signal. The pulse generation unit generates a test period signal in response to the selected clock signal. The period signal selection unit outputs one of the test period signal and a self-refresh period signal as a selected period signal. The self-refresh pulse control unit generates a self-refresh pulse in response to a self-refresh exit signal and the selected period signal.
摘要:
An auto-refresh control apparatus is provided which includes a counter unit for outputting counter signals in response to an external auto-refresh command signal, and a refresh command signal generating unit for generating internal auto-refresh command signals in response to the counter signals when a test mode signal is activated.
摘要:
A power line control circuit of a semiconductor device in which a width of a power line can be selectively controlled. The power line control circuit of the semiconductor device according to the present invention can selectively control the width of the power line employing the dummy power line. It is therefore possible to easily change the width of the power lines and to reduce the manufacturing cost and the manufacturing time depending on the formation of the power lines. Furthermore, the power line control circuit of the semiconductor device according to the present invention can selectively control the width of the power lines, if appropriate. Accordingly, mesh of optimized power lines can be provided. Furthermore, more stabilized product characteristics can be secured and the yield of semiconductor memory devices can be enhanced. In addition, the power line control circuit of the semiconductor device according to the present invention can selectively change power mesh corresponding to a power line method or operation mode of a product.
摘要:
A semiconductor memory integrated circuit for controlling a refresh operation includes: a first period generating unit that generates a first periodic signal having an uniformed period; a second period generating unit that generates a second periodic signal according to a first control signal; a period generation control unit that generates a timing signal for every predetermined period; a frequency dividing unit that divides the frequency of the first periodic signal into at least one frequency-divided periodic signals; and a period selection control unit that controls the operation of the second period generating unit according to the at least one frequency-divided periodic signals and the second periodic signal, determines temperature, and outputs one of the frequency-divided periodic signals corresponding to the determined temperature as a refresh signal.
摘要:
A data output circuit in a semiconductor memory apparatus includes a pre-driver configured to receive input data and then produce a pull-up signal and a pull-down signal, a pull-up driver configured to pull-up drive a first node in response to the pull-up signal and provide an additional pull-up drive when a voltage level on the first node transitions, a pull-down driver configured to pull-down drive a second node in response to the pull-down signal and provide an additional pull-down drive when a voltage level on the second node transitions, and a pad coupled to the first and second nodes to generate output data.
摘要:
An auto-refresh control apparatus is provided which includes a counter unit for outputting counter signals in response to an external auto-refresh command signal, and a refresh command signal generating unit for generating internal auto-refresh command signals in response to the counter signals when a test mode signal is activated.
摘要:
A row active control circuit of a PSRAM controls a refresh timing when a refresh operation is performed before activation of a row path for embodiment of a page mode, thereby preventing mis-operations. The row active signal generating unit generates a row active signal when an active condition is set by the internal active signal. The internal active signal generating unit generates the internal active signal in response to a refresh start signal. The row active control unit generates a row active standby signal with the row active signal in response to the internal active signal. The external active signal generating unit for generating an external active control signal in response to the row active standby signal.
摘要:
The invention is a method for continuously preparing highly pure octafluorocyclopentene for use in dry-etching processes. The method includes reacting octachlorocyclopentene with KF in a continuous manner, and purifying crude octafluorocyclopentene. In the reacting step, two KF-charged filters are installed in parallel and allowed to communicate with a reactor containing octachlorocyclopentene in an alternating manner to produce crude octafluorocyclopentene. In the purifying step, organics having lower boiling points than octafluorocyclopentene are removed, and metal ingredients and organics having boiling points higher than octafluorocyclopentene are separated to recover octafluorocyclopentene as a gas. The gaseous octafluorocyclopentene composition contains C5F8 in an amount of 99.995 vol % or higher, nitrogen in an amount of 50 vol ppm or less, oxygen in an amount of 5 vol ppm or less, water in an amount of 5 vol ppm or less, and metal ingredients in an amount of 5 wt ppb or less.
摘要翻译:本发明是用于连续制备用于干蚀刻工艺的高纯度八氟环戊烯的方法。 该方法包括使八氯环戊烯与KF连续反应,并纯化粗八氟环戊烯。 在反应步骤中,平行安装两个带有KF的过滤器,并使其与含有八氯环戊烯的反应器以交替方式连通以产生粗制八氟环戊烯。 在纯化步骤中,除去沸点低于八氟环戊烯的有机物,分离沸点高于八氟环戊烯的金属成分和有机物,以回收作为气体的八氟环戊烯。 气态八氟环戊烯组合物含有99.995体积%以上的C 5 C 5 N 8 N 8,50体积ppm以下的氮,5重量%的氧 体积ppm以下的水,5体积ppm以下的水,5重量ppm以下的金属成分。