Cache memory apparatus and computer readable recording medium on which a program for controlling a cache memory is recorded
    1.
    发明授权
    Cache memory apparatus and computer readable recording medium on which a program for controlling a cache memory is recorded 失效
    高速缓冲存储器装置和计算机可读记录介质,其上记录有用于控制高速缓冲存储器的程序

    公开(公告)号:US06546501B1

    公开(公告)日:2003-04-08

    申请号:US09531014

    申请日:2000-03-20

    IPC分类号: G06F1100

    CPC分类号: G06F11/1064

    摘要: A cache memory apparatus includes a primary cache memory using a 4-way set associative method and a secondary cache memory. When a parity error occurs in an entry in the primary cache memory, the way is prohibited from being replaced, and data related to the entry is written back from the primary cache memory to the secondary cache memory. Thereafter, the entry in the primary cache memory is made invalid, and the prohibition on the replacement of the way is released. When the secondary cache memory is accessed, the data written back is moved from the secondary cache memory to the entry into the primary cache memory to set a status before the parity error occurs.

    摘要翻译: 高速缓冲存储器装置包括使用4路组关联方法和次级高速缓冲存储器的主高速缓冲存储器。 当主缓冲存储器中的条目发生奇偶校验错误时,禁止替换该方法,并将与该条目相关的数据从主缓存存储器写回到次级高速缓冲存储器。 此后,使一级高速缓冲存储器中的条目成为无效,并且释放对该方式的更换的禁止。 当二次缓存存储器被访问时,回写的数据从次级高速缓冲存储器移动到主高速缓冲存储器的条目,以在发生奇偶校验错误之前设置状态。

    Cache memory apparatus and computer readable recording medium on which a program for controlling a cache memory is recorded
    2.
    发明授权
    Cache memory apparatus and computer readable recording medium on which a program for controlling a cache memory is recorded 失效
    高速缓冲存储器装置和计算机可读记录介质,其上记录有用于控制高速缓冲存储器的程序

    公开(公告)号:US06708294B1

    公开(公告)日:2004-03-16

    申请号:US09696029

    申请日:2000-10-26

    IPC分类号: H02H305

    摘要: A cache memory apparatus includes a primary cache memory using a 4-way set associative method and a secondary cache memory. When a parity error occurs in an entry in the primary cache memory, the way is prohibited from being replaced, and data related to the entry is written back from the primary cache memory to the secondary cache memory. Thereafter, the entry in the primary cache memory is made invalid, and the prohibition on the replacement of the way is released. When the secondary cache memory is accessed, the data written back is moved from the secondary cache memory to the entry into the primary cache memory to set a status before the parity error occurs.

    摘要翻译: 高速缓冲存储器装置包括使用4路组关联方法和次级高速缓冲存储器的主高速缓冲存储器。 当主缓冲存储器中的条目发生奇偶校验错误时,禁止替换该方法,并将与该条目相关的数据从主缓存存储器写回到次级高速缓冲存储器。 此后,使一级高速缓冲存储器中的条目成为无效,并且释放对该方式的更换的禁止。 当二次缓存存储器被访问时,回写的数据从次级高速缓冲存储器移动到主高速缓冲存储器的条目,以在发生奇偶校验错误之前设置状态。

    Water-soluble coating composition for ship bottoms
    3.
    发明授权
    Water-soluble coating composition for ship bottoms 失效
    用于船底的水溶性涂料组合物

    公开(公告)号:US4129610A

    公开(公告)日:1978-12-12

    申请号:US735031

    申请日:1976-10-22

    摘要: A water-soluble coating composition for ship bottom comprising(A) 70 - 95 parts by weight of a vinyl copolymer of(a) 5 - 40% by weight of monoethylenic unsaturated monomer having at least one basic nitrogen atom,(b) 5 - 40% by weight of monoethylenic unsaturated monomer having at least one amide group, and(c) at least one monoethylenic unsaturated monomer copolymerizable with the said components (a) and (b), a total of the components (a), (b) and (c) being 100% by weight, and(B) 30 - 5 parts by weight of a water-soluble epoxy compound, shows excellent effect on controlling release rate of the toxic material from the primer coating layer and on inhibiting adhesion of marine organisms to ship bottoms, when applied to the primer coating layer of ship bottoms.

    摘要翻译: 一种用于船底的水溶性涂料组合物,其包含(A)70-95重量份的(A)5-40重量%的乙烯基共聚物,具有至少一个碱性氮原子的单一不饱和单体的重量,(B)5- (C)至少一个单体不饱和单体可与该组分(A)和(B)共同组成的组分(A),(B)中的至少一个单体不饱和单体的重量百分比为40% 和(C)100重量份,和(B)30-5重量份的水溶性环氧化合物,对控制底漆涂层中的有毒物质的释放速率和抑制海洋粘附的效果显示出极好的效果 生物体运输到底部,当应用于船底底漆涂层时。