-
公开(公告)号:US10388665B1
公开(公告)日:2019-08-20
申请号:US15992959
申请日:2018-05-30
Applicant: Micron Technology, Inc.
Inventor: Zhiqiang Xie , Chris M. Carlson , Justin B. Dorhout , Anish A. Khandekar , Greg Light , Ryan Meyer , Kunal R. Parekh , Dimitrios Pavlopoulos , Kunal Shrotri
IPC: H01L27/11582 , H01L21/02 , H01L27/11556 , H01L21/28 , H01L21/3213 , H01L27/11519 , H01L27/11565 , H01L21/311
Abstract: An array of elevationally-extending strings of memory cells comprises a vertical stack of alternating insulative tiers and wordline tiers. The wordline tiers have terminal ends corresponding to control-gate regions of individual memory cells. The control-gate regions individually comprise part of a wordline in individual of the wordline tiers. A charge-blocking region of the individual memory cells extends elevationally along the individual control-gate regions. Charge-storage material of the individual memory cells extends elevationally along individual of the charge-blocking regions. Channel material extends elevationally along the vertical stack. Insulative charge-passage material is laterally between the channel material and the charge-storage material. Elevationally-extending walls laterally separate immediately-laterally-adjacent of the wordlines. The walls comprise laterally-outer insulative material and silicon-containing material spanning laterally between the laterally-outer insulative material. The silicon-containing material comprises at least 30 atomic percent of at least one of elemental-form silicon or a silicon-containing alloy. Other aspects, including method, are also disclosed.
-
公开(公告)号:US10586807B2
公开(公告)日:2020-03-10
申请号:US16437781
申请日:2019-06-11
Applicant: Micron Technology, Inc.
Inventor: Zhiqiang Xie , Chris M. Carlson , Justin B. Dorhout , Anish A. Khandekar , Greg Light , Ryan Meyer , Kunal R. Parekh , Dimitrios Pavlopoulos , Kunal Shrotri
IPC: H01L27/11582 , H01L21/02 , H01L27/11556 , H01L21/28 , H01L21/3213 , H01L21/311 , H01L27/11565 , H01L27/11519
Abstract: An array of elevationally-extending strings of memory cells comprises a vertical stack of alternating insulative tiers and wordline tiers. The wordline tiers have terminal ends corresponding to control-gate regions of individual memory cells. The control-gate regions individually comprise part of a wordline in individual of the wordline tiers. A charge-blocking region of the individual memory cells extends elevationally along the individual control-gate regions. Charge-storage material of the individual memory cells extends elevationally along individual of the charge-blocking regions. Channel material extends elevationally along the vertical stack. Insulative charge-passage material is laterally between the channel material and the charge-storage material. Elevationally-extending walls laterally separate immediately-laterally-adjacent of the wordlines. The walls comprise laterally-outer insulative material and silicon-containing material spanning laterally between the laterally-outer insulative material. The silicon-containing material comprises at least 30 atomic percent of at least one of elemental-form silicon or a silicon-containing alloy. Other aspects, including method, are also disclosed.
-
公开(公告)号:US20190371815A1
公开(公告)日:2019-12-05
申请号:US16437781
申请日:2019-06-11
Applicant: Micron Technology, Inc.
Inventor: Zhiqiang Xie , Chris M. Carlson , Justin B. Dorhout , Anish A. Khandekar , Greg Light , Ryan Meyer , Kunal R. Parekh , Dimitrios Pavlopoulos , Kunal Shrotri
IPC: H01L27/11582 , H01L27/11556 , H01L21/28 , H01L21/02
Abstract: An array of elevationally-extending strings of memory cells comprises a vertical stack of alternating insulative tiers and wordline tiers. The wordline tiers have terminal ends corresponding to control-gate regions of individual memory cells. The control-gate regions individually comprise part of a wordline in individual of the wordline tiers. A charge-blocking region of the individual memory cells extends elevationally along the individual control-gate regions. Charge-storage material of the individual memory cells extends elevationally along individual of the charge-blocking regions. Channel material extends elevationally along the vertical stack. Insulative charge-passage material is laterally between the channel material and the charge-storage material. Elevationally-extending walls laterally separate immediately-laterally-adjacent of the wordlines. The walls comprise laterally-outer insulative material and silicon-containing material spanning laterally between the laterally-outer insulative material. The silicon-containing material comprises at least 30 atomic percent of at least one of elemental-form silicon or a silicon-containing alloy. Other aspects, including method, are also disclosed.
-
-