Hang correction in a power management interface bus

    公开(公告)号:US11354266B2

    公开(公告)日:2022-06-07

    申请号:US16997542

    申请日:2020-08-19

    Abstract: The systems and methods for hang correction in a power management interface bus cause secondary master devices associated with the power management interface bus to utilize timers to determine if a master that won arbitration has asserted a clock signal within a predefined amount of time. If a timer for a secondary master device expires without a clock signal being asserted by the winning master, the secondary master will assume ownership of the bus and assert a clock signal. Priorities between secondary masters are created by using a master identification (MID) value assigned during bus enumeration to determine a timer value. By allowing the secondary masters to assume ownership after expiration of respective timers, bus ownership is maintained in the event that a winning master hangs and does not assert ownership.

    HANG CORRECTION IN A POWER MANAGEMENT INTERFACE BUS

    公开(公告)号:US20220058154A1

    公开(公告)日:2022-02-24

    申请号:US16997542

    申请日:2020-08-19

    Abstract: The systems and methods for hang correction in a power management interface bus cause secondary master devices associated with the power management interface bus to utilize timers to determine if a master that won arbitration has asserted a clock signal within a predefined amount of time. If a timer for a secondary master device expires without a clock signal being asserted by the winning master, the secondary master will assume ownership of the bus and assert a clock signal. Priorities between secondary masters are created by using a master identification (MID) value assigned during bus enumeration to determine a timer value. By allowing the secondary masters to assume ownership after expiration of respective timers, bus ownership is maintained in the event that a winning master hangs and does not assert ownership.

    Methods and systems for serial memory device control

    公开(公告)号:US10522201B2

    公开(公告)日:2019-12-31

    申请号:US15993926

    申请日:2018-05-31

    Inventor: Kishalay Haldar

    Abstract: Aspects of the present disclosure relate to systems and methods for determining a state of a serial memory device. Certain embodiments provide a method of determining a state of a serial memory device. The method includes enabling the serial memory device using a first signal. The method further includes receiving a flag indicating a state of the serial memory device based on the enabling of the serial memory device using the first signal.

    Enhanced secure digital (SD) direct command for improved meta-channel communications

    公开(公告)号:US11151068B1

    公开(公告)日:2021-10-19

    申请号:US16934518

    申请日:2020-07-21

    Inventor: Kishalay Haldar

    Abstract: A method of improving meta-channel communications over a secure digital (SD) bus between an SD host and an SD client is described. The method includes accessing, during a current data transfer over data lines of the SD bus, a first direct memory access (DMA) metadata and a second DMA metadata over a command (CMD) line of the SD bus using an enhanced SD direct command. The method also includes establishing, prior to a next data transfer over the data lines of the SD bus, a DMA configuration for the next data transfer based on the first DMA metadata and the second DMA metadata. The method further includes communicating the next data transfer over the data lines of the SD bus according to the DMA configuration.

Patent Agency Ranking