-
公开(公告)号:US20230095850A1
公开(公告)日:2023-03-30
申请号:US17484419
申请日:2021-09-24
Applicant: QUALCOMM Incorporated
Inventor: Kishalay Haldar , Amit Gil
Abstract: Systems and methods for chip operation using serial peripheral interface (SPI) without a chip select pin are disclosed. A communication link between a host and a device may include a clock line, a host to device line, and a device to host line. The host may signal a start or stop condition using the clock line and the device may send an acknowledgment of the host's signaling through the device to host line. Once acknowledgment is made, the host may then signal on the host to device line using a protocol such as SPI.
-
公开(公告)号:US11354266B2
公开(公告)日:2022-06-07
申请号:US16997542
申请日:2020-08-19
Applicant: QUALCOMM Incorporated
Inventor: Sharon Graif , Kishalay Haldar , Navdeep Mer , Viney Kumar , Sriharsha Chakka
IPC: G06F13/42 , G06F13/40 , G06F13/374
Abstract: The systems and methods for hang correction in a power management interface bus cause secondary master devices associated with the power management interface bus to utilize timers to determine if a master that won arbitration has asserted a clock signal within a predefined amount of time. If a timer for a secondary master device expires without a clock signal being asserted by the winning master, the secondary master will assume ownership of the bus and assert a clock signal. Priorities between secondary masters are created by using a master identification (MID) value assigned during bus enumeration to determine a timer value. By allowing the secondary masters to assume ownership after expiration of respective timers, bus ownership is maintained in the event that a winning master hangs and does not assert ownership.
-
公开(公告)号:US20220058154A1
公开(公告)日:2022-02-24
申请号:US16997542
申请日:2020-08-19
Applicant: QUALCOMM Incorporated
Inventor: Sharon Graif , Kishalay Haldar , Navdeep Mer , Viney Kumar , Sriharsha Chakka
IPC: G06F13/42 , G06F13/40 , G06F13/374
Abstract: The systems and methods for hang correction in a power management interface bus cause secondary master devices associated with the power management interface bus to utilize timers to determine if a master that won arbitration has asserted a clock signal within a predefined amount of time. If a timer for a secondary master device expires without a clock signal being asserted by the winning master, the secondary master will assume ownership of the bus and assert a clock signal. Priorities between secondary masters are created by using a master identification (MID) value assigned during bus enumeration to determine a timer value. By allowing the secondary masters to assume ownership after expiration of respective timers, bus ownership is maintained in the event that a winning master hangs and does not assert ownership.
-
公开(公告)号:US10522201B2
公开(公告)日:2019-12-31
申请号:US15993926
申请日:2018-05-31
Applicant: QUALCOMM Incorporated
Inventor: Kishalay Haldar
Abstract: Aspects of the present disclosure relate to systems and methods for determining a state of a serial memory device. Certain embodiments provide a method of determining a state of a serial memory device. The method includes enabling the serial memory device using a first signal. The method further includes receiving a flag indicating a state of the serial memory device based on the enabling of the serial memory device using the first signal.
-
5.
公开(公告)号:US10467175B1
公开(公告)日:2019-11-05
申请号:US16204969
申请日:2018-11-29
Applicant: QUALCOMM Incorporated
Inventor: Kishalay Haldar , Chandan Pramod Attarde , Yogesh Garhewal
Abstract: A method of improving throughput of a secure digital (SD) bus is described. The method includes accessing, during a data transfer over data lines of the SD bus, read metadata over a command (CMD) line of the SD bus between an SD host and an SD client with a first SD direct command. The method also includes reading a read packet over the data lines of the SD bus from the SD client with a second SD direct command. The method further includes storing the read packet in a host buffer allocated according to the read metadata.
-
公开(公告)号:US11151068B1
公开(公告)日:2021-10-19
申请号:US16934518
申请日:2020-07-21
Applicant: QUALCOMM Incorporated
Inventor: Kishalay Haldar
Abstract: A method of improving meta-channel communications over a secure digital (SD) bus between an SD host and an SD client is described. The method includes accessing, during a current data transfer over data lines of the SD bus, a first direct memory access (DMA) metadata and a second DMA metadata over a command (CMD) line of the SD bus using an enhanced SD direct command. The method also includes establishing, prior to a next data transfer over the data lines of the SD bus, a DMA configuration for the next data transfer based on the first DMA metadata and the second DMA metadata. The method further includes communicating the next data transfer over the data lines of the SD bus according to the DMA configuration.
-
公开(公告)号:US10733121B2
公开(公告)日:2020-08-04
申请号:US16392264
申请日:2019-04-23
Applicant: QUALCOMM Incorporated
Inventor: Lalan Jee Mishra , Radu Pitigoi-Aron , Richard Dominic Wietfeldt , Sharon Graif , Lior Amarilio , Kishalay Haldar , Oren Nishry
Abstract: Systems, methods, and apparatus for communicating virtual GPIO information generated at multiple source devices and directed to multiple destination devices. A method performed at a device coupled to a serial bus includes generating first virtual GPIO state information representative of state of one or more physical GPIO output pins, asserting a request to transmit the first virtual GPIO state information by driving a data line of the serial bus from a first state to a second state after a start code has been transmitted on a serial bus and before a first clock pulse is transmitted on a clock line of the serial bus, transmitting the first virtual GPIO state information as a first set of bits in a data frame associated with the start code, and receiving second virtual GPIO state information in a second set of bits in the data frame.
-
-
-
-
-
-