POWER CONVERSION, CONTROL, AND DISTRIBUTION SYSTEM
    1.
    发明申请
    POWER CONVERSION, CONTROL, AND DISTRIBUTION SYSTEM 有权
    电力转换,控制和分配系统

    公开(公告)号:US20100264731A1

    公开(公告)日:2010-10-21

    申请号:US12425267

    申请日:2009-04-16

    IPC分类号: H02J4/00

    摘要: A power conversion, control, and distribution system includes multiple bulk power regulator (BPR) subassemblies, a bulk power distribution (BPD) subassembly, and a bulk power controller and hub (BPCH) subassembly. The BPR subassemblies are each configured to provide regulated DC power from both AC input power and DC input power. The BPD subassembly is configured to distribute the regulated DC power. The BPCH subassembly is coupled to the multiple BPR subassemblies and the BPD subassembly. The BPCH subassembly is configured to monitor and control the BPR assemblies and the BPD assembly.

    摘要翻译: 电力转换,控制和分配系统包括多个大功率调节器(BPR)子组件,大容量配电(BPD)子组件和大容量功率控制器和集线器(BPCH)子组件。 BPR子组件各自配置为从交流输入功率和直流输入功率提供稳压的直流电源。 BPD子组件被配置为分配调节的直流电力。 BPCH子组件耦合到多个BPR子组件和BPD子组件。 BPCH子组件被配置为监视和控制BPR组件和BPD组件。

    Power conversion, control, and distribution system
    2.
    发明授权
    Power conversion, control, and distribution system 有权
    电力转换,控制和配电系统

    公开(公告)号:US08018095B2

    公开(公告)日:2011-09-13

    申请号:US12425267

    申请日:2009-04-16

    IPC分类号: H02J3/38

    摘要: A power conversion, control, and distribution system includes multiple bulk power regulator (BPR) subassemblies, a bulk power distribution (BPD) subassembly, and a bulk power controller and hub (BPCH) subassembly. The BPR subassemblies are each configured to provide regulated DC power from both AC input power and DC input power. The BPD subassembly is configured to distribute the regulated DC power. The BPCH subassembly is coupled to the multiple BPR subassemblies and the BPD subassembly. The BPCH subassembly is configured to monitor and control the BPR assemblies and the BPD assembly.

    摘要翻译: 电力转换,控制和分配系统包括多个大功率调节器(BPR)子组件,大容量配电(BPD)子组件和大容量功率控制器和集线器(BPCH)子组件。 BPR子组件各自配置为从交流输入功率和直流输入功率提供稳压的直流电源。 BPD子组件被配置为分配调节的直流电力。 BPCH子组件耦合到多个BPR子组件和BPD子组件。 BPCH子组件被配置为监视和控制BPR组件和BPD组件。

    INCREASED PERFORMANCE USING MIXED MEMORY TYPES
    3.
    发明申请
    INCREASED PERFORMANCE USING MIXED MEMORY TYPES 有权
    使用混合存储器类型提高性能

    公开(公告)号:US20080065786A1

    公开(公告)日:2008-03-13

    申请号:US11530341

    申请日:2006-09-08

    IPC分类号: G06F3/00

    CPC分类号: G06F13/1694

    摘要: A memory unit includes a system memory controller coupled to a plurality of memory clock oscillators and a plurality of respective voltage controllers, wherein each memory clock oscillator and respective voltage controller are coupled to a memory receptacle and thus provide a plurality of memory receptacles, each receptacle in the plurality of receptacles having a separate power boundary for operation of a memory type. The memory unit provides a computing system with capabilities to operate a variety of memory types. Methods and computer program products of operation of the memory unit are provided.

    摘要翻译: 存储器单元包括耦合到多个存储器时钟振荡器和多个相应电压控制器的系统存储器控制器,其中每个存储器时钟振荡器和相应的电压控制器耦合到存储器插座,并因此提供多个存储器插座,每个插座 在具有用于存储器类型的操作的单独的电源边界的多个插座中。 存储器单元为计算系统提供了操作各种存储器类型的能力。 提供了存储单元操作的方法和计算机程序产品。

    Increased performance using mixed memory types
    4.
    发明授权
    Increased performance using mixed memory types 有权
    使用混合内存类型提高性能

    公开(公告)号:US07516293B2

    公开(公告)日:2009-04-07

    申请号:US11530341

    申请日:2006-09-08

    IPC分类号: G06F12/00

    CPC分类号: G06F13/1694

    摘要: A memory unit includes a system memory controller coupled to a plurality of memory clock oscillators and a plurality of respective voltage controllers, wherein each memory clock oscillator and respective voltage controller are coupled to a memory receptacle and thus provide a plurality of memory receptacles, each receptacle in the plurality of receptacles having a separate power boundary for operation of a memory type. The memory unit provides a computing system with capabilities to operate a variety of memory types. Methods and computer program products of operation of the memory unit are provided.

    摘要翻译: 存储器单元包括耦合到多个存储器时钟振荡器和多个相应电压控制器的系统存储器控制器,其中每个存储器时钟振荡器和相应的电压控制器耦合到存储器插座,并因此提供多个存储器插座,每个插座 在具有用于存储器类型的操作的单独的电源边界的多个插座中。 存储器单元为计算系统提供了操作各种存储器类型的能力。 提供了存储单元操作的方法和计算机程序产品。

    Arbitration system for redundant controllers, with output interlock and automatic switching capabilities
    6.
    发明授权
    Arbitration system for redundant controllers, with output interlock and automatic switching capabilities 失效
    冗余控制器仲裁系统,具有输出互锁和自动切换功能

    公开(公告)号:US07681073B2

    公开(公告)日:2010-03-16

    申请号:US12259447

    申请日:2008-10-28

    IPC分类号: G06F11/00

    CPC分类号: G06F11/20 G06F11/2017

    摘要: An arbitration mechanism is provided for arbitrating between redundant controllers having outputs electrically connected together and provided as input to at least one device under control. The arbitration mechanism includes logic for automatically determining which controller of the redundant controllers is active controller, and a hardware output interlock for the redundant controllers to ensure that output controlled by only the active controller is enabled as input to the at least one device. The arbitration mechanism also includes logic for monitoring the active controller for failure, and upon detection of failure, for automatically switching active control to another controller of the redundant controllers transparent to the at least one device.

    摘要翻译: 提供仲裁机制用于在具有电连接在一起的输出的冗余控制器之间进行仲裁,并将其作为输入提供给被控制的至少一个设备。 仲裁机制包括用于自动确定冗余控制器的哪个控制器是主动控制器的逻辑,以及用于冗余控制器的硬件输出互锁,以确保仅由主动控制器控制的输出被启用为至少一个设备的输入。 仲裁机制还包括用于监视主动控制器用于故障的逻辑,以及在检测到故障时,用于将主动控制自动切换到对至少一个设备透明的冗余控制器的另一个控制器。

    Fail safe redundant power supply in a multi-node computer system
    7.
    发明授权
    Fail safe redundant power supply in a multi-node computer system 失效
    多节点计算机系统中的故障安全冗余电源

    公开(公告)号:US07643307B2

    公开(公告)日:2010-01-05

    申请号:US11239602

    申请日:2005-09-29

    IPC分类号: H05K5/00

    摘要: A data processing system and method providing a jumper which provides standby power from a redundant power supply to one of at least two critical functions in a frame having bays for holding at least two nodes. The redundant power supply supplying power to one of the nodes in the frame and one of the critical functions. A jumper is slidably engageable in the frame in place of one of the nodes. The jumper, when engaged in the frame, transfers power from the redundant power supply to the other of the critical functions. The jumper is included in a jumper book of an airblock which includes passive airblock books. Mechanical keys on the passive airblock books prevent the removal of the jumper book until after the passive airblock books are removed.

    摘要翻译: 一种提供跳线的数据处理系统和方法,该跳线在具有用于保持至少两个节点的托架的帧中从冗余电源提供待机功率至少两个关键功能中的一个。 冗余电源为框架中的一个节点供电,并且是关键功能之一。 跳线可滑动地接合在框架中以代替其中一个节点。 跳线器在从事框架时将电源从冗余电源传送到另一个关键功能。 跳线被包括在一个空气障碍物的跳线书中,其中包括被动空气障碍书籍。 被动防风版书籍上的机械钥匙防止了跳线簿的删除,直到被动挡板书籍被移除。

    Arbitration method and system for redundant controllers, with output interlock and automatic switching capabilities
    8.
    发明授权
    Arbitration method and system for redundant controllers, with output interlock and automatic switching capabilities 失效
    冗余控制器的仲裁方法和系统,具有输出互锁和自动切换功能

    公开(公告)号:US07290170B2

    公开(公告)日:2007-10-30

    申请号:US10820177

    申请日:2004-04-07

    IPC分类号: G06F11/00

    CPC分类号: G06F11/20 G06F11/2017

    摘要: An arbitration mechanism is provided for arbitrating between redundant controllers having outputs electrically connected together and provided as input to at least one device under control. The arbitration mechanism includes logic for automatically determining which controller of the redundant controllers is active controller, and a hardware output interlock for the redundant controllers to ensure that output controlled by only the active controller is enabled as input to the at least one device. The arbitration mechanism also includes logic for monitoring the active controller for failure, and upon detection of failure, for automatically switching active control to another controller of the redundant controllers transparent to the at least one device.

    摘要翻译: 提供仲裁机制用于在具有电连接在一起的输出的冗余控制器之间进行仲裁,并将其作为输入提供给被控制的至少一个设备。 仲裁机制包括用于自动确定冗余控制器的哪个控制器是主动控制器的逻辑,以及用于冗余控制器的硬件输出互锁,以确保仅由主动控制器控制的输出被启用为至少一个设备的输入。 仲裁机制还包括用于监视主动控制器用于故障的逻辑,以及在检测到故障时,用于将主动控制自动切换到对至少一个设备透明的冗余控制器的另一个控制器。

    Component indicators used during extended power-off service
    9.
    发明授权
    Component indicators used during extended power-off service 失效
    在延长关机服务期间使用的组件指示器

    公开(公告)号:US07805618B2

    公开(公告)日:2010-09-28

    申请号:US11357147

    申请日:2006-02-17

    IPC分类号: G06F1/00 G06F15/177

    CPC分类号: G06F1/263 G06F1/30 G06F11/325

    摘要: A method and related apparatus for servicing an electrical/electronic device during power shut offs is provided. The apparatus comprises a service logic having a memory and control component for storing device information during normal device operation and one or more indicators driven by the memory and control component after power shut off to provide service signals. The service logic also includes an auxiliary energy source selectively engageable to provide auxiliary power to the memory and control component during power shut off and to enable providing of service signals through the indicator(s).

    摘要翻译: 提供了一种用于在电源关闭期间维护电气/电子设备的方法和相关装置。 该装置包括具有用于在正常设备操作期间存储设备信息的存储器和控制组件的服务逻辑以及在电源关闭之后由存储器和控制组件驱动以提供服务信号的一个或多个指示器。 服务逻辑还包括辅助能量源,其选择性地可接合以在电源切断期间向存储器和控制部件提供辅助电力,并且能够通过指示器提供服务信号。

    Arbitration method and system for redundant controllers, with output interlock and automatic switching capabilities
    10.
    发明授权
    Arbitration method and system for redundant controllers, with output interlock and automatic switching capabilities 失效
    冗余控制器的仲裁方法和系统,具有输出互锁和自动切换功能

    公开(公告)号:US07461291B2

    公开(公告)日:2008-12-02

    申请号:US11765143

    申请日:2007-06-19

    IPC分类号: G06F11/00

    CPC分类号: G06F11/20 G06F11/2017

    摘要: A method of providing arbitration for redundant controllers is provided, which includes: providing logic for automatically determining which controller of redundant controllers is active controller, wherein outputs of the redundant controllers are electrically hardwired together and provided as input to a device; and providing first and second hardware arbitration components for first and second controllers of the redundant controllers, each hardware arbitration component ensuring that outputs of the respective controller are enabled only when the associated controller is active controller. The first and second hardware arbitration components are separate hardware components which communicate and cooperate as a distributed hardware interlock mechanism that ensures outputs of only one controller are enabled at a time. More particularly, the hardware arbitration components each include a hardware state machine to enable/disable outputs of the associated controller and ensure that outputs of only the active controller are enabled as input to the device.

    摘要翻译: 提供了一种为冗余控制器提供仲裁的方法,其包括:提供用于自动确定冗余控制器的哪个控制器是主动控制器的逻辑,其中冗余控制器的输出电连接在一起并作为设备的输入提供; 以及为冗余控制器的第一和第二控制器提供第一和第二硬件仲裁组件,每个硬件仲裁组件确保只有当相关联的控制器是主动控制器时才启用相应控制器的输出。 第一和第二硬件仲裁组件是分开的硬件组件,其作为分布式硬件互锁机制进行通信和协作,确保一次只能启用一个控制器的输出。 更具体地说,硬件仲裁组件各自包括硬件状态机以启用/禁用相关联的控制器的输出,并确保只有主动控制器的输出被启用作为设备的输入。