-
公开(公告)号:US11677536B2
公开(公告)日:2023-06-13
申请号:US17574860
申请日:2022-01-13
Applicant: SAMSUNG DISPLAY CO., LTD.
Inventor: Hyun Su Kim , Dong Won Park , Jun Dal Kim , Kyung Youl Min , Jong Man Bae , Jun Yong Song , Tae Young Jin
CPC classification number: H04L7/0037
Abstract: A transceiver includes a transmitter and a receiver connected to each other through a first line and a second line. The transmitter transmits signals having a first voltage range to the first line and the second line in a first mode, and transmits signals having a second voltage range less than the first voltage range to the first line and the second line in a second mode. In transmitting a (1-1)-th payload to the receiver, the transmitter is sequentially driven in the first mode, the second mode, and the first mode, and transmits a first clock training pattern and the (1-1)-th payload in the second mode. The receiver includes a clock data recovery circuit generating a first clock signal corresponding to the received first clock training pattern and a register storing first frequency information and first phase information of the first clock training pattern.
-
公开(公告)号:US11558080B1
公开(公告)日:2023-01-17
申请号:US17576169
申请日:2022-01-14
Applicant: SAMSUNG DISPLAY CO., LTD.
Inventor: Tae Young Jin , Dong Won Park , Jun Dal Kim , Hyun Su Kim , Kyung Youl Min , Jong Man Bae , Jun Yong Song
IPC: H04B1/7156 , H04L7/00 , G09G3/20 , H04B1/38
Abstract: A transceiver device includes a transmitter and a receiver connected through first and second lines. A first frame period includes an active period for transmitting a first payload and a vertical blank period including a frequency hopping period. The transmitter transmits, to the first and second lines, signals having a first voltage range in a first mode and signals having a second voltage range in a second mode. The transmitter generates a first horizontal synchronization signal in the second mode except for the frequency hopping period, encodes the first horizontal synchronization signal to horizontal synchronization data, and generates a second horizontal synchronization signal in the first mode in the frequency hopping period. The transmitter adds a first clock training pattern to the horizontal synchronization data except for the frequency hopping period, and adds a second clock training pattern to first horizontal synchronization data after the frequency hopping period.
-
公开(公告)号:US12040829B2
公开(公告)日:2024-07-16
申请号:US17974125
申请日:2022-10-26
Applicant: SAMSUNG DISPLAY CO., LTD.
Inventor: Hyun Su Kim , Dong Won Park , Jun Yong Song , Tae Young Jin
CPC classification number: H04B1/40 , H04B1/401 , G09G2300/0819 , G09G2300/0842 , G09G2310/08 , G09G2330/021
Abstract: A transceiver includes a transmitter and a receiver connected to each other by a first line and a second line. The transmitter transmits signals each having a first voltage range to the first line and the second line in a first mode, and signals each having a second voltage range less than the first voltage range to the first line and the second line in a second mode. The receiver includes a low-power driver which receives signals through the first line and the second line in an operating state of the first mode, and stops an operation thereof in the second mode, and a high-speed driver which receives signals through the first line and the second line in the second mode, and stops an operation thereof in the first mode.
-
公开(公告)号:US12032402B2
公开(公告)日:2024-07-09
申请号:US17574077
申请日:2022-01-12
Applicant: SAMSUNG DISPLAY CO., LTD.
Inventor: Jun Yong Song , Jong Man Bae , Jun Dal Kim , Hyun Su Kim , Kyung Youl Min , Dong Won Park , Tae Young Jin
CPC classification number: G06F1/08 , G06F1/10 , G06F3/14 , G09G5/008 , G09G2370/10
Abstract: A transceiver includes a transmitter and a receiver connected to each other by a first line and a second line. The transmitter transmits signals having a first voltage range to the first line and the second line in a first mode, and transmits signals having a second voltage range smaller than the first voltage range to the first line and the second line in a second mode. The transmitter encodes an original payload in the second mode to generate a first payload, and transmits the clock training pattern and the first payload through the first line and the second line.
-
公开(公告)号:US12206514B2
公开(公告)日:2025-01-21
申请号:US18128323
申请日:2023-03-30
Applicant: SAMSUNG DISPLAY CO., LTD.
Inventor: Tae Young Jin , Jun Dal Kim , Hyun Su Kim , Kyung Youl Min , Dong Won Park , Jong Man Bae
Abstract: A transmitter includes a transmission controller which outputs original data through an original data lane, an encoder which encodes the original data into encoded data and outputs the encoded data through an encoded data lane, and a transmission driver which outputs the encoded data at a speed of M (M is a real number greater than 0) gigabits per second through a transmission and reception interface. The transmission driver provides a first clock signal corresponding to an output speed to the encoder, the encoder provides a second clock signal having a second frequency less than a first frequency of the first clock signal to the transmission controller, the transmission controller outputs the original data based on the second clock signal, and the encoder outputs the encoded data based on the first clock signal.
-
公开(公告)号:US12204365B2
公开(公告)日:2025-01-21
申请号:US17704334
申请日:2022-03-25
Applicant: SAMSUNG DISPLAY CO., LTD.
Inventor: Jun Dal Kim , Dong Won Park , Hyun Su Kim , Kyung Youl Min , Jong Man Bae , Jun Yong Song , Tae Young Jin
Abstract: A data receiver, which communicates with a data transmitter through a plurality of lanes, includes: a first reception unit which receives first data through a first lane; a second reception unit which receives second data through a second lane; and a detector which compares the first data and the second data to detect a skew between the first lane and the second lane. The first reception unit includes a first clock data recovery unit which recovers a first clock and first payload data from the first data. The first reception unit controls a loop speed of the first clock data recovery unit based on a skew level of the skew.
-
公开(公告)号:US12126704B2
公开(公告)日:2024-10-22
申请号:US18208127
申请日:2023-06-09
Applicant: SAMSUNG DISPLAY CO., LTD.
Inventor: Hyun Su Kim , Dong Won Park , Jun Dal Kim , Kyung Youl Min , Jong Man Bae , Jun Yong Song , Tae Young Jin
CPC classification number: H04L7/0037
Abstract: A transceiver includes a transmitter and a receiver connected to each other through a first line and a second line. The transmitter transmits signals having a first voltage range to the first line and the second line in a first mode, and transmits signals having a second voltage range less than the first voltage range to the first line and the second line in a second mode. In transmitting a (1−1)-th payload to the receiver, the transmitter is sequentially driven in the first mode, the second mode, and the first mode, and transmits a first clock training pattern and the (1−1)-th payload in the second mode. The receiver includes a clock data recovery circuit generating a first clock signal corresponding to the received first clock training pattern and a register storing first frequency information and first phase information of the first clock training pattern.
-
公开(公告)号:US12088345B2
公开(公告)日:2024-09-10
申请号:US17959471
申请日:2022-10-04
Applicant: SAMSUNG DISPLAY CO., LTD.
Inventor: Dong Won Park , Jun Dal Kim , Hyun Su Kim , Jong Man Bae , Jun Yong Song , Tae Young Jin
IPC: H04B10/40 , G06F1/04 , H04B1/04 , H04B1/16 , H04B10/516
CPC classification number: H04B10/40 , G06F1/04 , H04B1/04 , H04B1/16 , H04B10/516
Abstract: A transceiver includes a transmitter and a receiver which are connected to each other through a first line and a second line. The transmitter transmits a first clock training pattern to the receiver in a first period, transmits a second clock training pattern and a first first payload to the receiver in a second period, and transmits a third clock training pattern and a second first payload to the receiver in a third period. The first clock training pattern, the second clock training pattern, and the third clock training pattern are variable based on a plurality of driving modes.
-
公开(公告)号:US20230306893A1
公开(公告)日:2023-09-28
申请号:US17974125
申请日:2022-10-26
Applicant: SAMSUNG DISPLAY CO., LTD.
Inventor: Hyun Su Kim , Dong Won Park , Jun Yong Song , Tae Young Jin
IPC: G09G3/20 , G09G3/3233
CPC classification number: G09G3/2096 , G09G3/3233 , G09G2300/0819 , G09G2300/0842 , G09G2310/08 , G09G2330/021
Abstract: A transceiver includes a transmitter and a receiver connected to each other by a first line and a second line. The transmitter transmits signals each having a first voltage range to the first line and the second line in a first mode, and signals each having a second voltage range less than the first voltage range to the first line and the second line in a second mode. The receiver includes a low-power driver which receives signals through the first line and the second line in an operating state of the first mode, and stops an operation thereof in the second mode, and a high-speed driver which receives signals through the first line and the second line in the second mode, and stops an operation thereof in the first mode.
-
-
-
-
-
-
-
-