-
公开(公告)号:US10666283B2
公开(公告)日:2020-05-26
申请号:US16244003
申请日:2019-01-09
Applicant: SOCIONEXT INC.
Inventor: Niklas Linkewitsch , Charles Joseph Dedic
Abstract: The present invention relates to analogue-to-digital converter (ADC) circuitry. In particular, the present invention relates to ADC circuitry configured to use successive approximation to arrive at a multi-bit digital value representative of an analogue input value.
-
公开(公告)号:US20190229742A1
公开(公告)日:2019-07-25
申请号:US16244000
申请日:2019-01-09
Applicant: SOCIONEXT INC.
Inventor: Ingo KOENENKAMP , Niklas Linkewitsch
IPC: H03M1/10
Abstract: The present invention relates to analogue-to-digital converter circuitry, and in particular to alignment between one set of analogue-to-digital circuitry and another set. Such sets may be referred to as converter channels.
-
公开(公告)号:US10700692B2
公开(公告)日:2020-06-30
申请号:US16244007
申请日:2019-01-09
Applicant: SOCIONEXT INC.
Inventor: Niklas Linkewitsch , Guido Dröge , Charles Joseph Dedic
Abstract: Processing circuitry comprising: a reference node for connection to a reference voltage source so as to establish a local reference voltage signal at the reference node; a signal processing unit connected to the reference node and operable to process an input signal using the local reference voltage signal, wherein the signal processing unit is configured to draw a current from the reference node at least a portion of which is dependent on the input signal; and a current-compensation unit connected to the reference node and operable to apply a compensation current to the reference node, wherein the current-compensation unit is configured, based on an indicator signal indicative of the input signal and/or of the operation of the signal processing unit, to control the compensation current to at least partly compensate for changes in the current drawn from the reference node by the signal processing unit due to the input signal.
-
公开(公告)号:US10659073B2
公开(公告)日:2020-05-19
申请号:US16243992
申请日:2019-01-09
Applicant: SOCIONEXT INC.
Inventor: Guido Dröge , Niklas Linkewitsch , Charles Joseph Dedic , Ian Juso Dedic
Abstract: The present invention relates to semiconductor integrated circuitry, and in particular to such circuitry where one or a plurality of similar or identical operating units are each operable to carry out an operation dependent on a reference signal. One example of such an operating unit is a sub-ADC unit of analogue-to-digital converter (ADC) circuitry, which employs one or more such sub-ADC units to convert samples of an input analogue signal into representation digital values. Where there are a plurality of sub-ADC units, they may each convert samples of an input analogue signal into representative digital values. They may also operate in a time-interleaved manner so that their conversion rate (from sample to digital value) can be lower than the overall sample rate by a factor of the number of sub-ADC units.
-
公开(公告)号:US11574751B2
公开(公告)日:2023-02-07
申请号:US16721193
申请日:2019-12-19
Applicant: SOCIONEXT INC.
Inventor: Dierk Tiedemann , Niklas Linkewitsch
Abstract: A voltage-divider circuit, including: a network of discrete resistors defining T tiers of resistors, where T≥2, the T tiers comprising first and subsequent tiers, the Xth tier including at least one Xth-tier resistor where X=1, and the Xth tier including at least two Xth-tier resistors for each value of X in the range 2≤X≤T, wherein, for each value of X in the range 1≤X
-
公开(公告)号:US10554214B2
公开(公告)日:2020-02-04
申请号:US16243994
申请日:2019-01-09
Applicant: SOCIONEXT INC.
Inventor: Niklas Linkewitsch , Charles Joseph Dedic
Abstract: A non-linearity evaluation circuit for use with a signal generator having at least a partly non-linear operation. The non-linearity evaluation circuit may include a detection unit operable to detect a given amplitude attribute in a target signal generated by the signal generator, a time position of the amplitude attribute in the target signal defining a time location of a snapshot time window relative to the target signal, a part of the target signal occupying the snapshot time window being a corresponding signal snapshot, and a presence of the given amplitude attribute indicating that the signal snapshot includes noise due to the non-linear operation of the signal generator. The non-linearity evaluation circuit may further include a controller operable to analyse the signal snapshot rather than a larger part of the target signal and to evaluate the non-linear characteristics of the operation of the signal generator based on the analysis.
-
公开(公告)号:US20190229745A1
公开(公告)日:2019-07-25
申请号:US16243992
申请日:2019-01-09
Applicant: SOCIONEXT INC.
Inventor: Guido DRÖGE , Niklas Linkewitsch , Charles Joseph Dedic , Ian Juso Dedic
Abstract: The present invention relates to semiconductor integrated circuitry, and in particular to such circuitry where one or a plurality of similar or identical operating units are each operable to carry out an operation dependent on a reference signal. One example of such an operating unit is a sub-ADC unit of analogue-to-digital converter (ADC) circuitry, which employs one or more such sub-ADC units to convert samples of an input analogue signal into representation digital values. Where there are a plurality of sub-ADC units, they may each convert samples of an input analogue signal into representative digital values. They may also operate in a time-interleaved manner so that their conversion rate (from sample to digital value) can be lower than the overall sample rate by a factor of the number of sub-ADC units.
-
-
-
-
-
-