SIGNAL GENERATOR CIRCUIT, CORRESPONDING DEVICE AND METHOD

    公开(公告)号:US20230128113A1

    公开(公告)日:2023-04-27

    申请号:US17964420

    申请日:2022-10-12

    Abstract: In start-up, current is sourced by a current source to a first plate of a first capacitor while a second capacitor is maintained at zero charge. In a subsequent first operating phase, current is sourced to a first plate of the second capacitor while a second plate of the first capacitor is connected to the first plate of the second capacitor. At the end of the first operating phase, the first capacitor is discharged. In a subsequent second operating phase, current is sourced to the first plate of the first capacitor while a second plate of the second capacitor is connected to the first plate of the first capacitor. At the end of the second operating phase, the second capacitor is discharged. Steady state operation of the circuit involves an alternation of the first and second operating phases interleaved with transition phases where the first and second capacitors are discharged.

    TRIMMING PROCEDURE AND CODE REUSE FOR HIGHLY PRECISE DC-DC CONVERTERS

    公开(公告)号:US20240154515A1

    公开(公告)日:2024-05-09

    申请号:US17980188

    申请日:2022-11-03

    CPC classification number: H02M1/0025 H02M3/04 H03M1/1057 H03M1/785

    Abstract: A converter system includes a reference buffer buffering a reference input to produce a DAC reference, operating from a reference feedback voltage generated by a reference divider. A tail buffer generates a tail voltage from an input voltage generated from the DAC reference by a tail divider. An R-2R type DAC utilizes an R-2R ladder to generate a DAC output from a code. This ladder has a tail resistor coupled to the tail voltage. A feedback buffer buffers the DAC output to produce a converter reference. A DC-DC converter generates a DC output from a DC input, based upon a converter feedback voltage. A feedback divider coupled between the DC output and the converter reference generates the converter feedback voltage. Control circuitry selectively taps the reference divider to produce the reference feedback voltage (performing gain trimming) and selectively taps the tail divider to produce the input voltage (performing offset trimming).

    DYNAMIC BIAS FOR BOOTSTRAP RECHARGE IN DISCONTINUOUS MODE DC-DC CONVERTERS

    公开(公告)号:US20240146195A1

    公开(公告)日:2024-05-02

    申请号:US17979156

    申请日:2022-11-02

    CPC classification number: H02M3/1582 H02M1/08

    Abstract: Disclosed herein is a DC-DC converter including a power section and a bootstrap circuit for driving the gate of the high-side transistor of the power section. The bootstrap circuit includes an adaptive clamp circuit that maintains a proper voltage differential across the bootstrap capacitor within the bootstrap circuit for recharge during off-times regardless of whether the mode of operation of the DC-DC converter continuous conduction mode (CCM), discontinuous conduction mode (DCM), or pulse-skip mode. This voltage differential is established as being between a bootstrap voltage and a voltage at a tap between the high and low side transistors of the power section. The adaptive clamp circuit maintains the bootstrap voltage as following the lesser of the output voltage and the voltage at the tap.

Patent Agency Ranking