-
公开(公告)号:US20240061492A1
公开(公告)日:2024-02-22
申请号:US18180427
申请日:2023-03-08
Applicant: Samsung Electronics Co., Ltd.
Inventor: Bumgyu PARK , Jonglae PARK , Choonghoon PARK , Daeyeong LEE , Jiyoung LEE , Hyunwook JOO
IPC: G06F1/3234 , G06F1/20
CPC classification number: G06F1/3275 , G06F1/206
Abstract: A processor includes a central processing unit (CPU) configured to drive a dynamic voltage and frequency scaling (DVFS) module, a memory hierarchy configured to store data for an operation of the CPU, and an activity monitoring unit (AMU) configured to generate microarchitecture information by monitoring performance of the CPU or monitoring traffic of a system bus connected to the memory hierarchy. The DVFS module is configured to determine a layer within the memory hierarchy in which a memory stall occurs using the microarchitecture information, and to increase a frequency in response to the determined layer being accessed.
-
2.
公开(公告)号:US20210248003A1
公开(公告)日:2021-08-12
申请号:US17112008
申请日:2020-12-04
Applicant: Samsung Electronics Co., Ltd.
Inventor: Hyunchul SEOK , Choonghoon PARK , Byungsoo KWON , Bumgyu PARK , Jonglae PARK , Junhwa SEO , Youngcheol SHIN , Youngtae LEE
Abstract: An apparatus and a method for scheduling a task in an electronic device including a heterogeneous multi-processor are provided. The electronic device includes a memory and a processor operatively connected to the memory and including a plurality of heterogeneous cores. The processor may be configured to identify, when a task to be scheduled occurs, a scheduling group having the task among a plurality of predefined scheduling groups, and to perform scheduling for the task, based on the identified scheduling group having the task and a priority of the task.
-
公开(公告)号:US20220187866A1
公开(公告)日:2022-06-16
申请号:US17498019
申请日:2021-10-11
Applicant: Samsung Electronics Co., Ltd.
Inventor: Jonglae PARK , Hanjun SHIN , Hyunji HONG , Choonghoon PARK
IPC: G06F1/08
Abstract: An electronic device includes a clock management unit configured to generate a clock signal, an intellectual property (IP) device configured to receive the clock signal and is configured to perform a task according to the clock signal in an active state, a first counter configured to count cycles of the clock signal while the IP device is in the active state, and is configured to generate a first count, and a frequency controller configured to control the clock management unit to change a frequency of the clock signal when the first count reaches a first reference count.
-
公开(公告)号:US20230043222A1
公开(公告)日:2023-02-09
申请号:US17866923
申请日:2022-07-18
Applicant: Samsung Electronics Co., Ltd.
Inventor: Bumgyu PARK , Jonglae PARK , Choonghoon PARK , Donghee HAN
Abstract: An apparatus includes a plurality of processing cores, and a memory including a plurality of task queues corresponding to the plurality of processing cores, respectively, wherein at least one processing core of the plurality of processing cores is configured, by executing a scheduler, to determine execution of task rescheduling, based on states of the plurality of processing cores, tasks stored in the plurality of task queues, and at least one reference value, and, when the task rescheduling is executed, move a first task stored in a first task queue to a second task queue.
-
-
-