INTEGRATED CIRCUIT DEVICE
    1.
    发明公开

    公开(公告)号:US20240196602A1

    公开(公告)日:2024-06-13

    申请号:US18490212

    申请日:2023-10-19

    CPC classification number: H10B12/485 H01L29/42356 H10B12/482 H10B12/488

    Abstract: An integrated circuit device includes a substrate having an active region, a word line extending in the substrate in a first horizontal direction, a bit line extending on the word line in a second horizontal direction, a bit line contact electrically connecting the bit line to the active region, a doping contact connecting the bit line contact to the active region, a cell pad having a horizontal width greater than that of the active region, a buried contact that digs into one side wall of the cell pad, and a conductive landing pad facing the bit line in the first horizontal direction. The doping contact includes a first doping contact and a second doping contact, and a thickness of the first doping contact in the vertical direction is less than that of the second doping contact in the vertical direction.

    SEMICONDUCTOR DEVICES
    2.
    发明公开

    公开(公告)号:US20240057321A1

    公开(公告)日:2024-02-15

    申请号:US18338711

    申请日:2023-06-21

    CPC classification number: H10B12/482 H10B12/315 H10B12/485 H10B12/02

    Abstract: A semiconductor device may include a substrate including an active pattern, a conductive filling pattern on an impurity region at an upper portion of the active pattern, a first spacer and a second spacer stacked on a sidewall of the conductive filling pattern in a horizontal direction, and a bit line structure on the conductive filling pattern. The impurity region may include impurities. The horizontal direction may be parallel to an upper surface of the substrate. The first spacer may include an insulating material containing the impurities.

    SEMICONDUCTOR DEVICE
    3.
    发明申请

    公开(公告)号:US20250098147A1

    公开(公告)日:2025-03-20

    申请号:US18828170

    申请日:2024-09-09

    Abstract: A semiconductor device includes a substrate, a bit line extending in a first direction on the substrate, a first vertical channel pattern and a second vertical channel pattern on the bit line, a back gate electrode between the first vertical channel pattern and the second vertical channel pattern and extending in a second direction perpendicular to the first direction across the bit line, a first word line extending in the second direction from one side of the first vertical channel pattern, a second word line extending in the second direction from other side of the second vertical channel pattern, and a contact pattern connected to each of the first vertical channel pattern and the second vertical channel pattern. When viewed from a cross-sectional view, each of the first vertical channel pattern and the second vertical channel pattern have a trapezoidal shape with the long sides facing each other.

Patent Agency Ranking