COUNTER-BASED SYSREF IMPLEMENTATION
    1.
    发明申请

    公开(公告)号:US20180191355A1

    公开(公告)日:2018-07-05

    申请号:US15395489

    申请日:2016-12-30

    CPC classification number: H03L7/08

    Abstract: A system (and associated method) includes an input flip-flop, a counter, and a clock tree. The input flip-flop includes a clock input terminal configured to be coupled to a device clock, or a clock generated from a phase-locked loop, and a data input terminal configured to be coupled to a first reference signal. The input flip-flop is configured to use the device clock to latch the reference signal to produce a latched reference signal. The counter is configured to count pulses of the device clock starting upon detection of the latched reference signal and to output a second reference signal comprising a pulse for every L pulses of the device clock. The clock tree is configured to divide down the device clock to generate a first output clock. The clock tree is configured to be synchronized by a pulse of the second reference signal.

    Counter-Based SYSREF Implementation
    2.
    发明申请

    公开(公告)号:US20180323790A1

    公开(公告)日:2018-11-08

    申请号:US16036221

    申请日:2018-07-16

    CPC classification number: H03L7/08 G06F1/12 H03L7/16

    Abstract: A system (and associated method) includes an input flip-flop, a counter, and a clock tree. The input flip-flop includes a clock input terminal configured to be coupled to a device clock, or a clock generated from a phase-locked loop, and a data input terminal configured to be coupled to a first reference signal. The input flip-flop is configured to use the device clock to latch the reference signal to produce a latched reference signal. The counter is configured to count pulses of the device clock starting upon detection of the latched reference signal and to output a second reference signal comprising a pulse for every L pulses of the device clock. The clock tree is configured to divide down the device clock to generate a first output clock. The clock tree is configured to be synchronized by a pulse of the second reference signal.

Patent Agency Ranking