-
公开(公告)号:US20210273076A1
公开(公告)日:2021-09-02
申请号:US16802564
申请日:2020-02-27
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yang-Ju Lu , Chun-Yi Wang , Fu-Shou Tsai , Yong-Yi Lin , Ching-Yang Chuang , Wen-Chin Lin , Hsin-Kuo Hsu
IPC: H01L29/66 , H01L21/3105 , H01L21/02
Abstract: A method of forming a gate includes the following steps. A gate structure is formed on a substrate. An etch stop layer is formed on the gate structure and the substrate. A dielectric layer is formed to cover the etch stop layer. The dielectric layer is planarized to form a planarized top surface of the dielectric layer and expose a portion of the etch stop layer on the gate structure. An oxygen containing treatment is performed to form an oxygen containing layer on the exposed etch stop layer. A deposition process is performed to form an oxide layer covering the planarized top surface of the dielectric layer and the oxygen containing layer.
-
公开(公告)号:US11257711B1
公开(公告)日:2022-02-22
申请号:US17023391
申请日:2020-09-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Fu-Shou Tsai , Yang-Ju Lu , Yong-Yi Lin , Yu-Lung Shih , Ching-Yang Chuang , Ji-Min Lin , Kun-Ju Li
IPC: H01L21/768 , H01L21/8234 , H01L21/3105 , H01L21/311 , H01L21/02
Abstract: A fabricating method of transistors includes providing a substrate with numerous transistors thereon. Each of the transistors includes a gate structure. A gap is disposed between gate structures adjacent to each other. Later, a protective layer and a first dielectric layer are formed in sequence to cover the substrate and the transistors and to fill in the gap. Next, numerous buffering particles are formed to contact the first dielectric layer. The buffering particles do not contact each other. Subsequently, a second dielectric layer is formed to cover the buffering particles. After that, a first planarization process is performed to remove part of the first dielectric layer, part of the second dielectric layer and buffering particles by taking the protective layer as a stop layer, wherein a removing rate of the second dielectric layer is greater than a removing rate of the buffering particles during the first planarization process.
-
公开(公告)号:US20220084878A1
公开(公告)日:2022-03-17
申请号:US17023391
申请日:2020-09-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Fu-Shou Tsai , Yang-Ju Lu , Yong-Yi Lin , Yu-Lung Shih , Ching-Yang Chuang , Ji-Min Lin , Kun-Ju Li
IPC: H01L21/768 , H01L21/8234 , H01L21/3105
Abstract: A fabricating method of transistors includes providing a substrate with numerous transistors thereon. Each of the transistors includes a gate structure. A gap is disposed between gate structures adjacent to each other. Later, a protective layer and a first dielectric layer are formed in sequence to cover the substrate and the transistors and to fill in the gap. Next, numerous buffering particles are formed to contact the first dielectric layer. The buffering particles do not contact each other. Subsequently, a second dielectric layer is formed to cover the buffering particles. After that, a first planarization process is performed to remove part of the first dielectric layer, part of the second dielectric layer and buffering particles by taking the protective layer as a stop layer, wherein a removing rate of the second dielectric layer is greater than a removing rate of the buffering particles during the first planarization process.
-
公开(公告)号:US11211471B1
公开(公告)日:2021-12-28
申请号:US17017666
申请日:2020-09-10
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Fu-Shou Tsai , Yong-Yi Lin , Yang-Ju Lu , Yu-Lung Shih , Ji-Min Lin , Ching-Yang Chuang , Kun-Ju Li
IPC: H01L29/66 , H01L29/423 , H01L29/40
Abstract: The present invention discloses a metal gate process. A sacrificial nitride layer is introduced during the fabrication of metal gates. The gate height can be well controlled by introducing the sacrificial nitride layer. Further, the particle fall-on problem can be effectively solved.
-
-
-