Invention Grant
- Patent Title: Reduced capacitance coupling effects in devices
-
Application No.: US15730745Application Date: 2017-10-12
-
Publication No.: US10374052B2Publication Date: 2019-08-06
- Inventor: Shyue Seng Tan , Kiok Boone Elgin Quek , Eng Huat Toh
- Applicant: GLOBALFOUNDRIES Singapore Pte. Ltd.
- Applicant Address: SG Singapore
- Assignee: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
- Current Assignee: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
- Current Assignee Address: SG Singapore
- Agency: Thompson Hine LLP
- Main IPC: H01L29/49
- IPC: H01L29/49 ; H01L23/535 ; H01L29/51 ; H01L29/78 ; H01L23/522 ; H01L21/28 ; H01L29/66

Abstract:
A semiconductor device with reduce capacitance coupling effect which can reduce the overall parasitic capacitances is disclosed. The semiconductor device includes a gate sidewall spacer with a negative capacitance dielectric layer with and without a dielectric layer. The semiconductor device may also include a plurality of interlevel dielectric (ILD) with a layer of negative capacitance dielectric layer followed by a dielectric layer disposed in-between metal lines in any ILD and combinations. The negative capacitance dielectric layer includes a ferroelectric material which has calculated and selected thicknesses with desired negative capacitance to provide optimal total overlap capacitance in the circuit component which aims to reduce the overall capacitance coupling effect.
Public/Granted literature
- US20190115441A1 REDUCED CAPACITANCE COUPLING EFFECTS IN DEVICES Public/Granted day:2019-04-18
Information query
IPC分类: