Invention Grant
- Patent Title: Apparatuses having memory cells with two transistors and one capacitor, and having body regions of the transistors coupled with reference voltages
-
Application No.: US16398501Application Date: 2019-04-30
-
Publication No.: US10607988B2Publication Date: 2020-03-31
- Inventor: Kamal M. Karda , Chandra Mouli , Srinivas Pulugurtha , Rajesh N. Gupta
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Wells St. John, P.S.
- Main IPC: H01L27/112
- IPC: H01L27/112 ; H01L27/07 ; H01L27/108 ; H01L49/02 ; G11C11/4074 ; H01L29/08 ; H01L27/11556 ; H01L21/8234 ; H01L21/84 ; H01L21/8238 ; H01L27/11582 ; G11C11/408 ; H01L27/11553 ; H01L29/92 ; G11C5/14 ; G11C5/06

Abstract:
Some embodiments include a memory cell with two transistors and one capacitor. The transistors are a first transistor and a second transistor. The capacitor has a first node coupled with a source/drain region of the first transistor, and has a second node coupled with a source/drain region of the second transistor. The memory cell has a first body region adjacent the source/drain region of the first transistor, and has a second body region adjacent the source/drain region of the second transistor. A first body connection line couples the first body region of the memory cell to a first reference voltage. A second body connection line couples the second body region of the memory cell to a second reference voltage. The first and second reference voltages may be the same as one another, or may be different from one another.
Public/Granted literature
Information query
IPC分类: